# 1.25-Gb/s Regulated Cascode CMOS Transimpedance Amplifier for Gigabit Ethernet Applications

Sung Min Park, Member, IEEE, and Hoi-Jun Yoo, Member, IEEE

Abstract—A transimpedance amplifier (TIA) has been realized in a 0.6-µm digital CMOS technology for Gigabit Ethernet applications. The amplifier exploits the regulated cascode (RGC) configuration as the input stage, thus achieving as large effective input transconductance as that of Si Bipolar or GaAs MESFET. The RGC input configuration isolates the input parasitic capacitance including photodiode capacitance from the bandwidth determination better than common-gate TIA. Test chips were electrically measured on a FR-4 PC board, demonstrating transimpedance gain of 58 dB $\Omega$  and -3-dB bandwidth of 950 MHz for 0.5-pF photodiode capacitance. Even with 1-pF photodiode capacitance, the measured bandwidth exhibits only 90-MHz difference, confirming the mechanism of the RGC configuration. In addition, the noise measurements show average noise current spectral density of 6.3 pA/ $\sqrt{\text{Hz}}$  and sensitivity of -20-dBm for a bit-error rate of  $10^{-12}$ . The chip core dissipates 85 mW from a single 5-V supply.

Index Terms-CMOS, Gigabit Ethernet, optical receiver, regulated cascode (RGC), transimpedance amplifier.

### I. INTRODUCTION

**RONT-END** preamplifiers are a critical element in optical receivers affecting the whole receivers affecting the whole system performance such as speed, sensitivity, and signal-to-noise ratio. Therefore, design mandates careful optimization of a number of tradeoffs between bandwidth, gain, noise, and power consumption. III-V materials such as GaAs, InP-based HBT, or HEMT have been dominantly exploited to realize such amplifiers due to their inherently high-speed and low-noise characteristics. However, silicon technologies-particularly submicron CMOS technologies-have recently become very attractive due to their low cost and high integration level characteristics. Even in terms of speed, they can provide comparable potential to GaAs technologies [1].

Recently, a number of gigabit CMOS preamplifiers have been reported [2]-[9]. Among those, optoelectronic integrated circuits (OEICs) integrate silicon photodiodes with preamplifiers on the same substrate so that the input parasitic capacitance and inductance of the chip can be minimized [7]–[9]. It is well known that the input parasitic components deteriorate the bandwidth and noise performance of the preamplifiers. Especially, the photodiode capacitance is the main limitation. Therefore, it

Ulsan 680-749, Korea (e-mail: smpark@ee.ulsan.ac.kr).

H.-J. Yoo is with the Department of Electrical Engineering and Computer Science, Korea Advanced Institute of Science and Technology, Daejon 305-701, Korea (e-mail: hjyoo@kaist.ac.kr).

Digital Object Identifier 10.1109/JSSC.2003.820884

range [13]. It also has another important feature, which is useful for high-speed low-noise preamplifier design, i.e., the virtual-ground input impedance when the input transistor is replaced with a current source. Fig. 1 shows the schematic diagram of the RGC circuit. The photodiode is used as an optical detector that converts the incoming optical power to a signal photocurrent. The photocurrent is amplified to be a voltage at the drain of  $M_1$ . The  $M_B$  and  $R_B$  stage operates as

demands circuit designers to develop novel circuit methodologies to relax the input parasitic effects.

Several circuit techniques have been demonstrated in [2]–[5], such as capacitive peaking technique, inductive peaking technique, common-gate (CG) input configuration, and commondrain (CD) input configuration. The CG and CD input configurations relax the effect of large input parasitic capacitance from the bandwidth determination better than the conventional common-source (CS) input. However, the poor device characteristic of MOSFET such as small  $g_m$  cannot totally isolate the parasitic capacitance. Also, this small  $g_m$  deteriorates the noise and stability performance of the amplifiers.

Therefore, regulated cascode (RGC) configuration is exploited as the input stage of a transimpedance amplifier (TIA). RGC TIAs were previously reported in [10]-[12], and this work shares the basic configuration with the previous RGC TIAs with appropriate modifications for higher speed operation. The RGC input mechanism enhances the input effective transconductance to be comparable to that of Si Bipolar or GaAs MESFET [10]. As a result, the input impedance of the amplifier can sit at virtual ground and the effect of large input parasitic capacitance including the photodiode capacitance can be more efficiently relaxed from the bandwidth determination than other configurations. In addition, the enhanced input transconductance reduces the high-frequency noise contribution relating with the large input parasitic capacitance. This proposed RGC TIA is realized in a  $0.6-\mu m$  CMOS technology for targeting 1.25-Gb/s Gigabit Ethernet applications.

The mechanism of the RGC input configuration is described in Section II. In Sections III and IV, the design of the RGC TIA and its measured results are discussed. Finally, the conclusion is given in Section V.

II. REGULATED CASCODE INPUT STAGE

It is well known that the RGC circuit provides the charac-

teristics of high output impedance and wide output voltage

Manuscript received September 27, 2002; revised September 3, 2003. S. M. Park is with the School of Electrical Engineering, University of Ulsan,



Fig. 1. Schematic diagram of the RGC input stage.

a local feedback and thus reduces the input impedance by the amount of its own voltage gain.

According to the small-signal analysis, the input resistance of the RGC circuit is given by

$$Z_{\rm in}(0) \cong \frac{1}{g_{m1}(1+g_{mB}R_B)}$$
 (1)

where  $(1 + g_{mB}R_B)$  is the voltage gain of the local feedback stage.

It is clearly seen that the input impedance is  $(1 + g_{mB}R_B)$ times smaller than that of CG input. That is, the RGC input behaves qualitatively as a CG with large transconductance  $G_m$ of  $g_{m1}(1 + g_{mB}R_B)$ . Since the value of the voltage gain  $(1 + g_{mB}R_B)$  is designed to be eight in this work, the RGC input stage enables eight times better isolation of the input parasitic capacitance from the bandwidth determination.

Meanwhile, the local feedback stage inherently produces a zero, causing a peaking in the frequency response at the frequency of

$$f_{\text{peak}} = \frac{1}{2\pi R_B (C_{gs1} + C_{gdB})}.$$
 (2)

In order to avoid this peaking from the bandwidth, either the resistance  $R_B$  or the gate width  $W_1$  of  $M_1$  should be reduced. However, reducing  $R_B$  decreases the input transconductance  $G_m$  almost linearly. It also leads to the increase of the drain bias current of  $M_B$  in order to obtain the same voltage gain  $(1 + g_{mB}R_B)$ , thus resulting in larger power consumption. Hence, reducing  $W_1$  is preferred since it decreases  $G_m$  more slowly. However, it may lead to the increase of the channel thermal noise contribution from  $M_1$  due to smaller  $g_{m1}$ . Therefore,  $W_1$  should be carefully determined along with noise analysis.

#### **III. RGC TRANSIMPEDANCE AMPLIFIER**

This section describes a TIA incorporating the RGC input configuration. Fig. 2 shows the schematic diagram of the RGC TIA that consists of a photodiode, the RGC input stage, and a second-voltage-gain stage. Since the input impedance is very small due to the RGC input mechanism, it is not advantageous to apply the negative feedback to the input node. Rather, the feedback can be applied to a high impedance node that is the drain



Fig. 2. Schematic diagram of a RGC TIA.

of  $M_1$ . With this feedback application, the dominant pole of the amplifier moves to a higher frequency and thus wider bandwidth can be achieved [10], [11]. However, the circuit stability should be carefully examined because the dominant pole and the non-dominant pole of the amplifier move close to each other and may cause a peaking in the frequency response.

Since the RGC input stage operates as a current buffer, a second-voltage-gain stage is required. In this work, a CD-type voltage-gain stage is chosen because it provides smaller parasitic capacitance at the drain of  $M_1$  than a CS voltage-gain stage, thus deteriorating the bandwidth less. Also, it adjusts the dc level from the RGC input stage. However, it may reduce the total open-loop gain and degrade the circuit linearity.

According to the small-signal analysis of the RGC TIA, the closed-loop dc transimpedance gain is given by

$$Z_T(0) \simeq -\alpha_2 g_{m3} R_3 \alpha_4 \alpha_5 \left[ R_1 \left\| \frac{R_f}{(1 + \alpha_2 g_{m3} R_3 \alpha_4)} \right] \approx -R_f \quad \text{if } \alpha_2 g_{m3} R_3 \alpha_4 \gg 1$$
(3)

where  $\alpha_i$  (i = 2, 4, 5) are the low-frequency gains of the source followers.

It is noted that  $R_1$  cannot be indefinitely enlarged because of the power-supply constraints.

The -3-dB bandwidth of the RGC TIA is approximately given by

$$f_{-3\,\mathrm{dB}} \cong \frac{(1 + \alpha_2 g_{m3} R_3 \alpha_4)}{2\pi R_f [C_{gd1} + C_{g2} + C_f (1 + \alpha_2 g_{m3} R_3 \alpha_4)]} = \frac{1}{2\pi R_f \left[ C_f + \left( \frac{C_{gd1} + C_{g2}}{1 + \alpha_2 g_{m3} R_3 \alpha_4} \right) \right]}$$
(4)

where  $C_{gd1}$  is the gate–drain capacitance of  $M_1$ ,  $C_{g2}$  is the capacitance at the gate of  $M_2$ , which is given by  $C_{g2} \approx C_{gd2} + C_{gs2}(1-\alpha_2)$ , and  $C_f$  is the parasitic capacitance of the feedback resistor. Derivation of the bandwidth and the dc transimpedance gain is described in Appendix I.

It is seen from (4) that the bandwidth of the TIA increases with the voltage gain. However, the voltage gain cannot be increased indefinitely without stability problems. If the voltage gain is so large to nullify the effect of  $C_{gd1} + C_{g2}$ , the amplifier bandwidth becomes limited by the feedback time constant  $R_f C_f$ .

|                        | Bandwidth (f <sub>-3dB</sub> )                                                                                                  | C <sub>pd</sub> -related noise current spectral density                                                                                           |  |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CS TIA                 | $\frac{\left(1+g_{m1}R_{1}\right)}{2\pi R_{f}\left[C_{pd}+C_{gs1}+\left(1+g_{m1}R_{1}\right)\left(C_{f}+C_{gs1}\right)\right]}$ | $\frac{4kT\omega^2 (C_{pd} + C_f + C_{gd1} + C_{gd1})^2}{g_{rd1}^2} \left(\frac{1}{R_1} + \Gamma g_{d0,1}\right)$                                 |  |
| CD TIA                 | $\frac{(1+g_{m2}R_2)}{2\pi R_f \left[C_{pd} + C_{gd1} + (1+g_{m2}R_2)C_f\right]}$                                               | $\frac{4kT\omega^2 (C_{pd} + C_f + C_{gd1} + C_{gd1})^2}{g_{m1}^2} \left(\frac{1}{R_1} + \Gamma g_{d0,1}\right)$                                  |  |
| CG TIA<br>[4,10]       | $\frac{(1+g_{m2}R_2)}{2\pi R_f \left[C_{d1}+C_{gs2}+(1+g_{m2}R_2)(C_f+C_{gd2})\right]}$                                         | $\frac{4kT\omega^{2}\left(C_{pd}+C_{f}+C_{gs1}+C_{sb1}\right)^{2}}{g_{m1}^{2}}\left(\frac{1}{R_{i}}+\Gamma g_{do1}\right)$                        |  |
| RGC TIA<br>(This work) | $\frac{(1+\alpha_2 g_{m3} R_3 \alpha_4)}{2\pi R_f \left[C_{gal}+C_{g2}+C_f \left(1+\alpha_2 g_{m3} R_3 \alpha_4\right)\right]}$ | $\frac{4kT\omega^2 \left(C_{pd} + C_{gsB} + C_{sb}\right)^2}{\left(g_{nB} + \frac{1}{R_B}\right)^2} \left(\frac{1}{R_B} + \Gamma g_{d0,B}\right)$ |  |

 TABLE I

 COMPARISON OF BANDWIDTH AND NOISE CHARACTERISTICS FOR VARIOUS TYPES OF TIAS

Noise analysis shows that the equivalent noise current spectral density of the RGC TIA is approximately given by

$$\overline{i_{eq}^{2}} \cong \frac{4kT}{R_{s}} + \frac{4kT}{R_{ff}} + \frac{4kT\left(\Gamma g_{d0,B} + \frac{1}{R_{B}}\right)}{\left(g_{mB} + \frac{1}{R_{B}}\right)^{2}} \\
\times \left[\frac{1}{R_{s}^{2}} + \omega^{2}(C_{in} + C_{gsB} + C_{sb1})^{2}\right] \\
+ \frac{4kT\omega^{2}(C_{gs1} + C_{gdB})^{2}}{g_{m1}^{2}}\left(\Gamma g_{d0,1} + \frac{1}{R_{ff}}\right) \\
+ \frac{4kT\omega^{2}(C_{gd2} + C_{gd1} + C_{db1} + C_{f})^{2}}{g_{m3}^{2}} \\
\times \left(\Gamma g_{d0,3} + \frac{1}{R_{3}}\right)$$
(5)

where k is Boltzmann's constant, T is the absolute temperature,  $\Gamma$  is the noise factor of the MOSFET,  $g_{d0}$  is the zero-bias drain conductance,  $R_{ff}$  is the parallel combination of  $R_f$  and  $R_1$ ,  $C_{\rm in}$  is the input parasitic capacitance including photodiode cappacitance, electrostatic discharge (ESD) protection diode capacitance, and bondpad parasitic capacitance, i.e.,  $(C_{\rm in} = C_{\rm pd} + C_{\rm ESD} + C_{\rm pad})$ , and  $C_{sb1}$  and  $C_{db1}$  are the source–bulk and drain–bulk capacitances of  $M_1$ , respectively. The derivation of the above equation is described in Appendix II and III.

For comparison, the noise current spectral density of the CG TIA [4], [10] is also examined and approximately given by

$$\overline{i_{eq}^{2}} \cong \frac{4kT}{R_{s}} + \frac{4kT}{R_{ff}} + 4kT\Gamma g_{d0,1} + \frac{4kT\left(\frac{1}{R_{ff}} + \Gamma g_{d0,1}\right)}{g_{m1}^{2}} \\ \times \left[\frac{1}{R_{s}^{2}} + \omega^{2}(C_{in} + C_{gs1} + C_{sb1})^{2}\right].$$
(6)

It is seen from (5) that the thermal noise contributions from  $R_s$  and  $R_{ff}$  become dominant at low frequencies and the dominant high-frequency noise comes from the third term due to the large input capacitance  $(C_{in}+C_{gsB}+C_{sb1})$ . Yet, the dominant high-frequency noise is divided by  $(g_{mB}+1/R_B)$  of the local feedback, rather than the input transconductance  $g_{m1}$ , which is the case of the CG TIA.

In (6),  $g_{m1}$  should be increased to reduce the high frequency noise contribution. However, it mandates either enlarging the

gate width of  $M_1$  or increasing the bias current. The former increases the parasitic capacitance of  $M_1$ , thus degrading the stability. The latter requires higher power supply or smaller  $R_1$ , resulting in higher thermal noise at low frequencies. Hence, a number of tradeoffs exist in the design of the CG TIA.

In the RGC TIA,  $g_{m1}$  is related to  $(C_{gs1} + C_{gdB})$  that is much smaller than the input capacitance. Thus, the noise contribution from  $M_1$  can be significantly reduced for the same value of  $g_{m1}$  as in the CG TIA. Also, the denominator  $(g_{mB}+1/R_B)$ in the third term is controllable by sizing  $M_B$  and  $R_B$  appropriately, along with relatively large gate-drive voltage of  $M_B$ . Therefore, the dominant high-frequency noise contribution due to the large input capacitance can be efficiently reduced without deteriorating the stability of the amplifier. In this work, the value of  $g_{mB}$  is designed to be three times larger than that of  $g_{m1}$ .

In order to achieve the minimum noise current of the RGC TIA, the equivalent noise current spectral density is differentiated with respect to  $W_1$  (gate width of  $M_1$ ) and  $W_B$  (gate width of  $M_B$ ), respectively. It results in two conditions to satisfy, i.e., (a)  $C_{gsB} \cong C_{in} + C_{sb1}$  and (b)  $C_{gs1} \cong C_{gdB}$ . Also, the condition of  $C_{gs2} + C_{gd2} \cong C_{gd1} + C_{db1} + C_f$  reduces the noise contribution from  $M_2$  significantly, as described in Appendix III. In this work, the gate widths of  $W_1$  and  $W_B$  are chosen to be 60 and 120  $\mu$ m, respectively and the gate width  $W_2$  of  $M_2$  to be 40  $\mu$ m. However, further optimization is necessary to achieve the proper power allocation between the RGC input stage and the CD voltage-gain stage and thus to improve the noise and bandwidth characteristics.

Table I summarizes the bandwidth and the  $C_{\rm pd}$ -related high-frequency noise characteristics for various types of TIAs (depicted in Fig. 3). It is seen that the RGC TIA can achieve more effective isolation of the photodiode capacitance from the bandwidth determination. Also, the  $C_{\rm pd}$ -related high-frequency noise is less dependent upon the large input capacitance.

#### IV. MEASURED RESULTS OF RGC TIA

Test chips of the RGC TIA were implemented in a  $0.6-\mu m$  digital CMOS technology. Fig. 4 shows the chip microphotograph, where the core has an area of  $0.5 \times 0.2 \text{ mm}^2$ . ESD protection diodes with parasitic capacitance of 0.6 pF are included in all pads. For facilitating the measurements, the photodiode is



Fig. 3. Various types of TIA. (a) CS TIA. (b) CD TIA. (c) CG TIA [4], [10].



Fig. 4. Chip microphotograph and test fixture of the RGC TIA.



Fig. 5. Equivalent circuit of photodiode.

modeled as an equivalent circuit shown in Fig. 5 and mounted on a FR-4 PC board test fixture [14].

The frequency response is measured in the frequency range of 50 MHz–2 GHz, using an HP8753ES network analyzer. Fig. 6 shows the measured results, achieving transimpedance gain of 58 dB $\Omega$  and -3-dB bandwidth of 950 MHz for 0.5-pF photodiode capacitance. Even with 1-pF photodiode capacitance, the bandwidth of the RGC TIA is measured to be 860 MHz, showing only 90-MHz reduction. With no photodiode capacitance, the bandwidth is measured to be 1.014 GHz. These results confirm the mechanism of the RGC input configuration, i.e., the enhanced isolation of the photodiode capacitance from the bandwidth determination. Fig. 7 shows the measured eye diagrams at different data rates of 622.08 Mb/s, 1.0625 Gb/s, 1.25 Gb/s, and 1.86624 Gb/s for 2<sup>31</sup>-1 pseudorandom bit sequence (PRBS) with 125- $\mu$ A equivalent photocurrent.

The noise current spectral density of the RGC TIA is measured in the frequency range of 10–950 MHz using wide-band low-noise amplifiers (ZFL-1000LN) and an HP8650A spectrum



Fig. 6. Measured frequency responses of the RGC TIA with variation of the photodiode capacitance. [1]  $C_{pd} = 0$  pF; [2]  $C_{pd} = 0.5$  pF; [3]  $C_{pd} = 1$  pF).



Fig. 7. Measured eye-diagrams for  $2^{31} - 1$  PRBS with  $125 - \mu$  A photocurrent.

analyzer. Fig. 8 shows the measured noise data along with the simulation results, where the average noise current spectral density is measured to be 6.3 pA/ $\sqrt{\text{Hz}}$ . It is seen that the noise current spectral density slowly increases even at high frequencies. Fig. 8(a) depicts the calculated noise sources of the RGC TIA by using MATLAB, where the total input capacitance of 2 pF and the noise factor  $\Gamma$  of 2.5 are assumed. It is clearly seen that the  $C_{\rm pd}$ -related noise contribution becomes dominant at high frequencies, while the thermal noise contributions from resistors are dominant at low frequencies.

Fig. 9 demonstrates the measured sensitivity of the RGC TIA for 622 Mb/s, 1.0625 G/s, and 1.25 Gb/s  $2^7-1$  PRBS. For 1.25-Gb/s operation, the electrical sensitivity is measured to be 5  $\mu$ A<sub>pp</sub> for a bit-error rate (BER) of  $10^{-12}$ . This corresponds to



Fig. 8. (a) Calculated noise sources of the RGC TIA and (b) its measured and simulated noise current spectral density.



Fig. 9. Measured sensitivity of the RGC TIA.



Fig. 10. Measured input impedance of the RGC TIA.

an optical sensitivity of -20 dBm, assuming the responsivity R of the photodiode to be 0.5 A/W. It is noted that the measured sensitivity was degraded to some extent because of the resistors

| TABLE II                              |      |  |  |  |  |  |  |
|---------------------------------------|------|--|--|--|--|--|--|
| PERFORMANCE COMPARISON OF RECENT CMOS | TIAs |  |  |  |  |  |  |
| FOR 1–2-Gb/s OPERATIONS               |      |  |  |  |  |  |  |

|                          | [2]          | [3]          | [5]                                       | This Work                           |
|--------------------------|--------------|--------------|-------------------------------------------|-------------------------------------|
| Technologies             | 0.35µm       | 0.5µm        | 0.8µm                                     | 0.6µm                               |
| Bandwidth                | 1.35GHz      | 1.2GHz       | 660MHz                                    | 860MHz                              |
| Photodiode Capacitance   | N/A          | 0.6pF        | 0.32pF                                    | 1pF                                 |
| Transimpedance Gain      | <b>501</b> Ω | 800 <u>Ω</u> | <b>1120</b> Ω                             | <b>800</b> Ω                        |
| Noise Current Density    | N/A          | 0.6µA (sim.) | 4.6pA/sqrtHz                              | 6.3pA/sqrtHz                        |
| Sensitivity              | N/A          | N/A          | -24dBm (est.)<br>for 10 <sup>.9</sup> BER | -20dBm<br>for 10 <sup>-12</sup> BER |
| Power Consumption (core) | N/A          | 115mW        | 155mW                                     | 85mW                                |

sim. & est. are the abbreviation of 'simulated' and 'estimated', respectively.

at the equivalent circuit of the photodiode. Therefore, it can be expected that the optical sensitivity would be better than -20 dBm with the assumption of negligible coupling loss between fiber and photodiode.

Fig. 10 shows the measured input impedance of the RGC TIA, where input resistance of 50  $\Omega$  is obtained. This confirms the large effective input transconductance  $G_m$  of the RGC input stage. Although a slight peaking occurs around 500 MHz, the input impedance does not increase over 100  $\Omega$  within the bandwidth.

The dc measurements show that the chip core dissipates 85 mW from a single 5-V supply. The performance of the RGC TIA is summarized in Table II along with other recent TIA data.

## V. CONCLUSION

The RGC technique has been exploited to realize a 1.25-Gb/s TIA. The RGC configuration enhances the effective input transconductance and therefore isolates efficiently the large input parasitic capacitance from the bandwidth determination. It also relaxes the effect of the large input capacitance on the high-frequency noise characteristics. The measured results of the RGC TIA demonstrate 58-dB $\Omega$  transimepdance gain,



Fig. 11. (a) Small-signal equivalent circuit and (b) its simplified circuit of the RGC TIA.

860-MHz bandwidth for 1-pF photodiode capacitance, and sensitivity of -20 dBm for a BER of  $10^{-12}$ . These data meet the specifications for Gigabit Ethernet applications [15].

#### APPENDIX I

BANDWIDTH AND TRANSIMPEDANCE GAIN OF THE RGC TIA

Fig. 11 shows the small-signal equivalent circuit of the RGC TIA and its simplified circuit. From the small-signal analysis of the simplified equivalent circuit, the transimpedance gain of the RGC TIA is given by (A.1), shown at the bottom of the page, where

$$C_{\text{tot}} \cong C_{\text{pd}} + C_{\text{ESD}} + C_{\text{pad}} + C_{gs\,B} + C_{sb1}$$

$$R'_{f} = R_{1} \left\| \left( \frac{R_{f}}{1 + \alpha_{2}g_{m3}R_{3}\alpha_{4}} \right) \right.$$

$$C'_{f} = C_{f}(1 + \alpha_{2}g_{m3}R_{3}\alpha_{4}) + C_{gd1} + C_{gd2}$$

$$C_{q3} = C_{qs3} + C_{qd3}(1 + g_{m3}R_{3})$$

and  $\alpha_{\rm i}~({\rm i}=2,4,5)$  are the low-frequency gains of the source followers.

Hence, the dc transimpedance gain of the RGC TIA is given by

$$Z_T(0) \cong -\alpha_2 g_{m3} R_3 \alpha_4 \alpha_5 \left[ R_1 \left\| \frac{R_f}{(1 + \alpha_2 g_{m3} R_3 \alpha_4)} \right] \\\approx -R_f \quad \text{if } \alpha_2 g_{m3} R_3 \alpha_4 \gg 1.$$
 (A.2)

It is seen from (A.1) that the dominant pole is the third one among the four poles in the denominator. Therefore, the bandwidth of the RGC TIA is approximately given by

$$\begin{aligned}
f_{-3\,dB} &\cong \frac{1}{2\pi R'_f \left(C'_f + \frac{C_{gs2}}{1 + g_{m2}R_2}\right)} \\
&\cong \frac{1 + \alpha_2 g_{m3} R_3 \alpha_4}{2\pi R_f \left[C_f (1 + \alpha_2 g_{m3} R_3 \alpha_4) + C_{gd1} + \left(C_{gd2} + \frac{C_{gs2}}{1 + g_{m2}R_2}\right)\right]} \\
&= \frac{(1 + \alpha_2 g_{m3} R_3 \alpha_4)}{2\pi R_f \left[C_{gd1} + C_{g2} + C_f (1 + \alpha_2 g_{m3} R_3 \alpha_4)\right]} \\
&= \frac{1}{2\pi R_f \left[C_f + \left(\frac{C_{gd1} + C_{g2}}{1 + \alpha_2 g_{m3} R_3 \alpha_4}\right)\right]}.
\end{aligned}$$
(A.3)

If the voltage gain is so large to nullify the effect of  $C_{gd1} + C_{g2}$ , the bandwidth becomes limited by the feedback time constant  $R_f C_f$ .

## APPENDIX II NOISE ANALYSIS OF THE RGC TIA

Fig. 12 shows the noise equivalent circuit of the RGC TIA and its simplified circuit including the channel thermal noise sources of the active devices and the thermal noise sources of the resistors.

$$Z_{T}(s) \cong \frac{-\alpha_{2}g_{m3}R_{3}\alpha_{4}\alpha_{5} \left[R_{1} \left\| \frac{R_{f}}{(1+\alpha_{2}g_{m3}R_{3}\alpha_{4})} \right] \right]}{\left[1+s\frac{C_{\text{tot}}}{g_{m1}(1+g_{mB}R_{B})}\right] \left[1+s\frac{(C_{gs1}+C_{gdB})}{g_{m1}}\right] \left[1+sR'_{f}\left(C'_{f}+\frac{C_{gs2}}{1+g_{m2}R_{2}}\right)\right] \left[1+sR_{2}\frac{(C_{gs2}+C_{g3})}{1+g_{m2}R_{2}}\right]}$$
(A.1)



Fig. 12. (a) Noise equivalent circuit and (b) its simplified circuit of the RGC TIA.

First, the output noise voltage  $V_{o1}$  due to the thermal noise of  $R_s(\overline{i_{Rs}})$  is given by (A.4), shown at the bottom of the page,

$$\begin{aligned} R_{ff} &= R_f \parallel R_1 \\ C_1 &\cong C_{gs1} + C_{g\,\mathrm{dB}} \\ C_2 &\cong C_f + C_{g2} \\ &= C_f + C_{gd2} + \frac{C_{gs2}}{1 + g_{m2}R_2} \\ C_{\mathrm{tot}} &\cong C_{\mathrm{in}} + C_{gs\,B} + C_{sb1} \end{aligned}$$

and

$$C_{\text{in}} \cong C_{\text{pd}} + C_{\text{ESD}} + C_{\text{pad}}.$$

Also, the output noise voltage  $V_{o2}$  due to the channel thermal noise of  $M_1(\overline{i_{d1}})$  is given by (A.5), also shown at the bottom

of the page. The output noise voltage  $V_{o3}$  due to the channel thermal noise of  $M_B$  and the thermal noise of  $R_B$  ( $\overline{i_B} = \overline{i_{dB}} + \overline{i_{RB}}$ ) is given by (A.6), shown at the bottom of the next page. The output noise voltage  $V_{o4}$  due to the thermal noise of  $R_{ff}$ and the noise of the CD-voltage-gain stage ( $\overline{i_2} = \overline{i_{Rff}} + \overline{i_{eq,CD}}$ ) is given by

$$V_{o4} = -\frac{i_2}{\left(\frac{1}{R_{ff} + sC_2}\right)} \tag{A.7}$$

where  $\overline{i_{eq,CD}}$  is the noise contribution from the CD voltage-gain stage (described in Appendix III).

Finally, the output noise voltage  $V_{05}$  due to the equivalent noise current  $\overline{i_{eq}}$  is given by (A.8), shown at the bottom of the

$$V_{\rm o1} = \frac{\overline{i_{Rs}} \cdot g_{m1} \left( g_{mB} + \frac{1}{R_B} \right)}{\left( \frac{1}{R_{ff} + sC_2} \right) \left[ \left( g_{mB} + \frac{1}{R_B} \right) \left( g_{m1} + sC_1 \right) + \left( \frac{1}{R_B} + sC_1 \right) \left( \frac{1}{R_s} + sC_{\rm tot} \right) \right]},\tag{A.4}$$

$$V_{o2} = \frac{\overline{i_{d1}} \cdot \left[ \left( g_{mB} + \frac{1}{R_B} \right) sC_1 + \left( \frac{1}{R_B} + sC_1 \right) \left( \frac{1}{R_s} + sC_{\text{tot}} \right) \right]}{\left( \frac{1}{R_{ff} + sC_2} \right) \left[ \left( g_{mB} + \frac{1}{R_B} \right) \left( g_{m1} + sC_1 \right) + \left( \frac{1}{R_B} + sC_1 \right) \left( \frac{1}{R_s} + sC_{\text{tot}} \right) \right]}.$$
(A.5)

page. By equating the noise voltage  $V_{05}$  in (A.8) to the sum of the noise voltages in (A.4)–(A.7), the equivalent noise current spectral density is approximately given by

$$\overline{i_{eq}^{2}} \cong \overline{i_{Rs}^{2}} + \overline{i_{Rff}^{2}} + \overline{i_{eq,CD}^{2}} + \frac{\left(\frac{1}{R_{s}^{2}} + \omega^{2}C_{tot}^{2}\right)}{\left(g_{mB} + \frac{1}{R_{B}}\right)^{2}} \left(\overline{i_{dB}^{2}} + \overline{i_{RB}^{2}}\right) \\
+ \frac{\omega^{2}(C_{gs1} + C_{gdB})^{2}}{g_{m1}^{2}} \left(\overline{i_{d1}^{2}} + \overline{i_{Rff}^{2}}\right) \\
\cong \frac{4kT}{R_{s}} + \frac{4kT}{R_{f}} + \frac{4kT}{R_{1}} + \frac{4kT\left(\Gamma g_{d0,B} + \frac{1}{R_{B}}\right)}{\left(g_{mB} + \frac{1}{R_{B}}\right)^{2}} \\
\times \left[\frac{1}{R_{s}^{2}} + \omega^{2}(C_{in} + C_{gsB} + C_{sb1})^{2}\right] \\
+ \frac{4kT\omega^{2}(C_{gs1} + C_{gdB})^{2}}{g_{m1}^{2}} \left(\Gamma g_{d0,1} + \frac{1}{R_{ff}}\right) \\
+ \frac{4kT\omega^{2}(C_{gd2} + C_{gd1} + C_{db1} + C_{f})^{2}}{g_{m3}^{2}} \\
\times \left(\Gamma g_{d0,3} + \frac{1}{R_{3}}\right) \tag{A.9}$$

where k is Boltzmann's constant, T is the absolute temperature,  $\Gamma$  is the noise factor of the MOSFET, and  $g_{d0}$  is the zero-bias drain conductance. It is assumed that all noise sources are uncorrelated.

## APPENDIX III NOISE ANALYSIS OF THE COMMON-DRAIN (CD) VOLTAGE-GAIN STAGE WITH RESISTIVE FEEDBACK

Fig. 13 shows the schematic diagram of the (CD) voltage-gain stage in the RGC TIA and its simplified noise equivalent circuit. For simplicity, the noise contributions of output buffer are omitted.

The output noise voltage  $V_{o1}$  due to  $\overline{i_{o1}} = \overline{i_{d2}} + \overline{i_{R2}}$  is given by (A.10), shown at the top of the next page, where

$$C_{22} \cong C_f + C_{db1} + C_{gd1} + C_{gd2}$$
$$C_3 \cong C_{gs3} + C_{gd3}$$

and

$$C_4 \cong C_{gd3} + C_{g4}.$$



Fig. 13. (a) Schematic diagram of a CD amplifier with resistive feedback and (b) its noise equivalent circuit.

The output noise voltage  $V_{02}$  due to  $\overline{i_{02}} = \overline{i_{d3}} + \overline{i_{R3}}$  is given by

$$V_{o2} = -\frac{\overline{i_{o2}}}{\left(\frac{1}{R_3} + sC_4\right)}.$$
 (A.11)

The output noise voltage due to  $\overline{i_{Rf}}$  (or  $\overline{i_{eq,CD}}$ ) is given by (A.12), also shown at the top of the next page. Hence, the equivalent input noise current spectral density is given by equating the noise voltage in (A.12) and the sum of the noise voltages in (A.10)–(A.12), as follows:

$$i_{eq,CD} = \overline{i_{Rf}} + \frac{\overline{i_{o1}}}{(g_{m2} + sC_{gs2})} \left[ \frac{1}{R_f} + s(C_{22} + C_{gs2}) \right] + \frac{\overline{i_{o2}}}{g_{m3}(g_{m2} + sC_{gs2})} \left\{ (g_{m2} + sC_{gs2}) \left( \frac{1}{R_f} + sC_{22} \right) + \left( \frac{1}{R_2} + sC_3 \right) \left[ \frac{1}{R_f} + s(C_{22} + C_{gs2}) \right] \right\}.$$
 (A.13)

$$V_{o3} = \frac{\overline{i_B} \cdot g_{m1} \left(\frac{1}{R_s} + sC_{\text{tot}}\right)}{\left(\frac{1}{R_{ff} + sC_2}\right) \left[ \left(g_{mB} + \frac{1}{R_B}\right) \left(g_{m1} + sC_1\right) + \left(\frac{1}{R_B} + sC_1\right) \left(\frac{1}{R_s} + sC_{\text{tot}}\right) \right]}.$$
(A.6)

$$V_{o5} = \frac{\overline{i_{eq}} \cdot g_{m1} \left( g_{mB} + \frac{1}{R_B} \right)}{\left( \frac{1}{R_{ff} + sC_2} \right) \left[ \left( g_{mB} + \frac{1}{R_B} \right) \left( g_{m1} + sC_1 \right) + \left( \frac{1}{R_B} + sC_1 \right) \left( \frac{1}{R_s} + sC_{tot} \right) \right]}.$$
(A.8)

$$V_{o1} = \frac{g_{m3} \left[ \frac{1}{R_f} + s(C_{22} + C_{gs2}) \right] \cdot \overline{i_{o1}}}{\left( \frac{1}{R_3} + sC_4 \right) \left\{ (g_{m2} + sC_{gs2}) \left( \frac{1}{R_f} + sC_{22} \right) + \left( \frac{1}{R_2} + sC_3 \right) \left[ \frac{1}{R_f} + s(C_{22} + C_{gs2}) \right] \right\}},$$
(A.10)

$$V_{o,\text{eq}} = \frac{g_{m3}(g_{m2} + sC_{gs2}) \cdot \overline{i_{\text{eq,CD}}}}{\left(\frac{1}{R_3} + sC_4\right) \left\{ (g_{m2} + sC_{gs2}) \left(\frac{1}{R_f} + sC_{22}\right) + \left(\frac{1}{R_2} + sC_3\right) \left[\frac{1}{R_3} + s(C_{22} + C_{gs2})\right] \right\}}.$$
 (A.12)

Assuming all noise sources are uncorrelated, the equivalent input noise current spectral density of the CD voltage gain stage with resistive feedback is given by

$$\begin{split} \overline{i_{eq,CD}^{2}} &= \overline{i_{Rf}^{2}} + \frac{\overline{i_{o1}^{2}}}{g_{m2}^{2} \left(1 + \frac{\omega^{2} C_{gs2}^{2}}{g_{m2}^{2}}\right)} \left[ \frac{1}{R_{f}^{2}} + \omega^{2} (C_{22} + C_{gs2})^{2} \right] \\ &+ \frac{\overline{i_{o2}^{2}}}{g_{m3}^{2}} \left( \frac{1}{R_{f}^{2}} + \omega^{2} C_{22}^{2} \right) \\ &+ \frac{\overline{i_{o2}^{2}}}{g_{m3}^{2}} \left( \frac{1}{R_{2}^{2}} + \omega^{2} C_{3}^{2} \right) \cdot \frac{\left[ \frac{1}{R_{f}^{2}} + \omega^{2} (C_{22} + C_{gs2})^{2} \right]}{g_{m2}^{2} \left(1 + \frac{\omega^{2} C_{gs2}^{2}}{g_{m2}^{2}}\right)} \\ &\cong \overline{i_{Rf}^{2}} + \frac{\omega^{2} (C_{22} + C_{gs2})^{2}}{g_{m2}^{2}} \cdot \overline{i_{o1}^{2}} + \frac{\omega^{2} C_{22}^{2}}{g_{m3}^{2}} \\ &\cdot \overline{i_{o2}^{2}} + \frac{\omega^{2} (C_{22} + C_{gs2})^{2}}{g_{m2}^{2}} \left( \frac{1}{R_{2}^{2}} + \omega^{2} C_{3}^{2} \right) \\ &\cong \overline{i_{Rf}^{2}} + \frac{\omega^{2} (C_{f} + C_{db1} + C_{gd1} + C_{gd2} + C_{gs2})^{2}}{g_{m3}^{2}} \\ &\simeq \overline{i_{Rf}^{2}} + \frac{\omega^{2} (C_{f} + C_{db1} + C_{gd1} + C_{gd2} + C_{gs2})^{2}}{g_{m2}^{2}} \\ &\times \left(\overline{i_{d2}^{2}} + \overline{i_{R2}^{2}}\right) \\ &+ \frac{\omega^{2} (C_{f} + C_{db1} + C_{gd1} + C_{gd2})^{2}}{g_{m3}^{2}} \left(\overline{i_{d3}^{2}} + \overline{i_{R3}^{2}}\right) \end{split}$$

$$(A.14)$$

where it is assumed that the operation frequency is far below the unity current-gain frequency  $f_T$ .

It is seen that the noise contribution from  $M_2$  can be significantly reduced in the condition of  $C_{gs2}+C_{gd2} \cong C_{gd1}+C_{db1}+C_f$ . The gate width  $W_2$  of  $M_2$  is determined accordingly. Then, the equivalent input noise current spectral density of the CD amplifier is approximately given by

$$\overline{i_{\rm eq,CD}^2} \approx \overline{i_{Rf}^2} + \frac{\omega^2 (C_f + C_{db1} + C_{gd1} + C_{gd2})^2}{g_{m3}^2} \times (\overline{i_{d3}^2} + \overline{i_{R3}^2}).$$
(A.15)

#### REFERENCES

- A. K. Petersen, K. Kiziloglu, T. Yoon, F. Williams Jr., and M. R. Sandor, "Front-end CMOS chipset for 10 Gb/s communication," in *IEEE RFIC Conf. Dig. Papers*, June 2002, pp. 93–96.
- [2] C.-W. Kuo, C.-C. Hsiao, S.-C. Yang, and Y.-J. Chan, "2 Gbit/s transimpedance amplifier fabricated by 0.35 μm CMOS technologies," *Electron. Lett.*, vol. 37, no. 19, pp. 1158–1160, 2001.
- [3] S. S. Mohan, M. D. M. Hershenson, S. P. Boyd, and T. H. Lee, "Bandwidth extension in CMOS with optimized on-chip inductors," *IEEE J. Solid-State Circuits*, vol. 35, pp. 346–355, Mar. 2000.
- [4] C. Toumazou and S. M. Park, "Wideband low noise CMOS transimpedance amplifier for gigahertz operation," *Electron. Lett.*, vol. 32, no. 13, pp. 1194–1196, 1996.
- [5] T. Yoon and B. Jalali, "1 Gbit/s fiber channel CMOS transimpedance amplifier," *Electron. Lett.*, vol. 33, no. 7, pp. 588–589, 1997.
- [6] M. Ingels and M. S. J. Steyaert, "A 1-Gb/s, 0.7-μ m CMOS optical receiver with full rail-to-rail output swing," *IEEE J. Solid-State Circuits*, vol. 34, pp. 971–977, July 1999.
- [7] H. Zimmermann, T. Heide, and A. Ghazi, "Monolithic high-speed CMOS-photoreceiver," *IEEE Photon. Technol. Lett.*, vol. 11, pp. 254–256, Feb. 1999.
- [8] C. L. Schow, J. D. Schaub, R. Li, J. Qi, and J. C. Campbell, "A 1-Gb/s monolithically integrated silicon NMOS optical receiver," *IEEE J. Select. Topics Quantum Electron.*, vol. 4, pp. 1035–1039, Nov./Dec. 1998.
- [9] T. K. Woodward and A. V. Krishnamoorthy, "1 Gbit/s CMOS photoreceiver with integrated detector operating at 850 nm," *Electron. Lett.*, vol. 34, no. 12, pp. 1252–1253, 1998.
- [10] S. M. Park and C. Toumazou, "A packaged low-noise high-speed regulated cascode transimpedance amplifier using 0.6 μm N-well CMOS technology," in *Proc. Eur. Solid-State Circuit Conf. (ESSCIRC)*, 2000, pp. 432–435.
- [11] J. Lee, S.-J. Song, S. M. Park, C.-M. Nam, Y.-S. Kwon, and H.-J. Yoo, "A multichip on oxide of 1 Gb/s 80 dB fully-differential CMOS trans- impedance amplifier for optical interconnect applications," in *IEEE Int. Solid-State Circuits Conf. Dig. Tech. Papers*, Feb. 2002, pp. 80–81.
- [12] B. Zand, K. Phang, and D. Johns, "A transimpedance amplifier with DC-coupled differential photodiode current sensing for wireless optical communications," in *Proc. IEEE Custom Integrated Circuits Conf.*, May 2001, pp. 455–458.
- [13] E. Säckinger and W. Guggenbühl, "A high-swing, high-impedance MOS cascade circuit," *IEEE J. Solid-State Circuits*, vol. 25, pp. 289–298, Jan. 1990.
- [14] M. Neuhäuser, H.-M. Rein, H. Wernz, and A. Felder, "13 Gbit/s Si bipolar preamplifier for optical front ends," *Electron. Lett.*, vol. 29, no. 5, pp. 492–493, 1993.
- [15] IEEE Standard 802.3 Part 3: Carrier Sense Multiple Access with Collision Detection [CDMA/CD] Access Method and Physical Layer Specifications, 2000.



Sung Min Park (M'02) received the B.S. degree in electrical and electronic engineering from the Korea Advanced Institute of Science and Technology (KAIST), Korea, in 1993, the M.S. degree in electrical engineering from University College London, London, U.K., in 1994, and the Ph.D. degree in electrical and electronic engineering from the Imperial College of Science, Technology and Medicine, London, U.K., in May 2000.

From 1998 to 2000, he was a Research Staff Member at Imperial College, specializing on gigabit

multichannel optical receiver arrays using SiGe HBT technologies. From 2000 to 2001, he was a Senior Researcher in the Division of RF Communications, Satellite Technology Research Center, KAIST. From 2001 to 2003, he was a Research Professor at KAIST, working on high-speed optical interconnects. Currently, he is an Assistant Professor in the School of Electrical Engineering, University of Ulsan, Korea. He is a member of the steering committee for the System Integration and IP Authoring Research Center (SIPAC). His research interests include high-speed analog integrated circuit designs in submicron CMOS and SiGe HBT technologies for optical and RF communication applications.



**Hoi-Jun Yoo** (M'03) graduated from the Electronic Department of Seoul National University in 1983 and received the M.S. and Ph.D. degrees in electrical engineering from the Korea Advanced Institute of Science and Technology (KAIST), Seoul, in 1985 and 1988, respectively. His Ph.D. work concerned the fabrication process for GaAs vertical optoelectronic integrated circuits.

From 1988 to 1990, he was with Bell Communications Research, Red Bank, NJ, and invented the two-dimensional phase-locked VCSEL array,

the front-surface-emitting laser, and the high-speed lateral HBT. In 1991, he became Manager of a DRAM design group at Hyundai Electronics and designed a family of fast-1M DRAMs and synchronous DRAMs including 256M SDRAM. From 1995 to 1997, he was a faculty member of Kangwon National University. In 1998, he joined the faculty of the Department of Electrical Engineering at KAIST and currently leads a project team on RAMP (RAM Processor). In 2001, he founded a national research center, the System Integration and IP Authoring Research Center (SIPAC), funded by the Korean government to promote worldwide IP authoring and its SOC application. His current interests are SOC design, IP authoring, high-speed and low-power memory circuits and architectures, design of embedded memory logic, optoelectronic integrated circuits, and novel devices and circuits. He is the author of the books *DRAM Design* (in Korean, 1996) and *High Performance DRAM* (in Korean, 1999).

Dr. Yoo received the 1994 Electronic Industrial Association of Korea Award for his contribution to DRAM technology.