Laboratory Manual

ECEN-325 Electronics

Department of Electrical & Computer Engineering

Texas A&M University

Prepared by:

Dr. Jose Silva-Martinez (jsilva@ece.tamu.edu)
Rida Assaad (rida@ece.tamu.edu)
Raghavendra Kulkarni (kulkarni@ece.tamu.edu)

Summer 2007
Contents

Experiment 1 - Network Analysis and Bode plots 3
Experiment 2 - Introduction to NI Elvis Environment 7
Experiment 3 - Operational Amplifiers-Part I 18
Experiment 4 - Operational Amplifiers-Part II 25
Experiment 5 - Operational Amplifiers-Part III 29
Experiment 6 - Introduction to Diodes 37
Experiment 7 - Characterization of the BJT 43
Experiment 8 - BJT Amplifiers: Basic configurations 48
Experiment 9 - BJT amplifiers: Design project 54
Experiment 10 - Characterization of the MOS transistor 56
Experiment 11 - CMOS amplifier configurations 60
Experiment 12 - CMOS amplifiers: Design project 64

Appendix A – OPAMP Datasheets
Appendix B – Diode Datasheets
Appendix C – BJT Datasheets
Appendix D – MOSFET Datasheets

Acknowledgments
This manual was inspired from the previous ELEN-325 laboratory manual thanks to the effort of many people. The suggestions and corrections of Prof. Aydin Karsilayan, Felix Fernandez, Mandar Kulkarni in College Station and Wesam Mansour, Haitham Abu-Rub, Khalid Qaraqe in TAMU, Qatar are recognized.
We would like to thank TAMU Qatar for the financial support while this lab manual is being constantly updated. We are thankful to National Instruments for generous donations of several NI Elvis Workstations.
Lab 1: Network Analysis and Bode plots

Objectives:
The purpose of the lab is to investigate the frequency response of a passive filter and get the fundamentals on circuit design and analysis in the frequency domain.

List of Equipment required:
- a. Protoboard
- b. Capacitors
- c. Resistors
- d. Oscilloscope
- e. Function generator
- f. Frequency counter
- g. Digital Multimeter

Introduction

Frequency domain representation

The frequency response is a representation of the system’s response to sinusoidal inputs at varying frequencies; it is defined as the magnitude ratio and phase difference between the input and output signals. If the frequency of the source in a circuit is used as a reference, it is possible to have a complete analysis in either the frequency domain or the time domain. Frequency domain analysis is easier than time domain analysis because differential equations used in time transforms are mapped into complex but linear equations that are function of the frequency variable $s = j\omega$. It is important to obtain the frequency response of a circuit because we can predict its response to any other input. Therefore it allows us to understand a circuit’s response to more complex inputs.

Filters are important blocks in communication and instrumentation systems. They are frequency selective circuits and widely used in applications such as radio receivers, power supply circuits, noise reduction systems and so on. There are four general types of filters depending on the frequency domain behavior of the transfer function magnitude; Low-pass filters (LPF) that pass low frequency signals and reject high frequency components; Band-pass filter (BPF) pass signals with frequencies between lower and upper limits; High-pass filter (HPF) pass high frequency signals and rejects low frequency components; and finally, Band-Reject (Stop) filters that reject signals with frequencies between a lower and upper limits.

In this laboratory experiment we will plot the frequency response of a network by analyzing RC passive filters (no active devices are used such as opamps or transistors). We can characterize the filter by two features of the frequency response:

1. What is the difference between the magnitude of the output and input signals (given by the amplitude ratio) and
2. What is the time lag or lead between input and output signals (given by the phase shift)

To plot the frequency response, a number of frequencies are used and the value of the transfer function at these frequencies is computed. A particularly important method of displaying frequency response data is the Bode plot. According to your lecture notes, a Bode plot is the representation of the magnitude and phase of $H(s)$ if $H(s)$ is the transfer function of a system and $s = j\omega$ where $\omega$ is the frequency variable in rad/s.

Phase measurement

A method to measure the phase angle by determining the time shift $\Delta t$, is to display the input and output sine waves on the two channels of the oscilloscope simultaneously and calculating the phase difference as follows,
Phase difference (in degrees) = \(360 \frac{\Delta t}{T}\)

where \(\Delta t\) is the time-shift of the zero crossing of the two signals, and \(T\) is the signal’s time period.

**Pre-laboratory exercise**

1. For the circuit shown in Fig. 2, derive the transfer function for \(v_o/v_{in}\) in terms of \(R\), \(C\) and \(j\omega\), and find the expressions for the magnitude and phase responses. Express your results in the form

\[
\frac{v_o}{v_{in}} = \frac{1}{1 + j\omega \frac{1}{\omega_p}}
\]

where \(\omega_p\) is the pole frequency location in radians/second.

2. The **corner frequency** of the lowpass filter is defined as the frequency at which the magnitude of the gain is \(1/\sqrt{2} = 0.707\) of the DC gain \((\omega = 0)\). This is also called the half power frequency (since \(0.707^2 = 0.5\)), and the -3dB frequency since \(20\log_{10}(0.707) = -3\text{dB}\). Find, in terms of \(R\) and \(C\), the frequency in both Hz and in rad/s at which the voltage gain is 0.707 of the DC gain \((\omega = 0)\).

3. For \(C = 47\text{nF}\), find \(R\) so that the -3dB frequency is 3.3kHz. Draw the bode (magnitude and phase) plots.

4. Simulate the low pass filter circuit using the PSpice simulator. Compare the simulation results with your hand-calculation. Attach the magnitude and phase simulation results, and compare them to your bode plots from step 3.

5. For the circuit shown in Fig. 3, derive the transfer function for \(v_o/v_{in}\) in terms of \(R_i\), \(C_i\) and \(j\omega\), and find the expressions for the magnitude and phase responses. Express your results in the form
\[
\frac{v_o}{v_{in}} = \frac{1}{1 + \frac{j\omega}{\omega_p} + \frac{1}{1 + \frac{j\omega}{\omega_p}}}
\]

where \(\omega_p1\) and \(\omega_p2\) are the pole frequency locations (in radians/second) in terms of \(R\) and \(C\).

6. Design (find component values) a passive second-order low pass filter such as the one shown in Fig. 3. Determine \(R_1\) and \(R_2\) for \(C = 47\text{nF}\) such that the first pole is at 3500 Hz and the second pole is at 35 Hz. You may assume \(R_2 >> 2R_1\) to solve for \(R_1\) and \(R_2\). You must use PSpice to verify your design.

7. Draw the bode plots, and compare them to the magnitude and phase simulation results using PSpice.

Lab Measurement:

**Part A. First order low pass filter**

1. Build the circuit shown in Fig. 2 with the values of \(R\) and \(C\) you choose in the prelab. Apply a 6Vpp sinusoidal signal from the function generator to the input, using the high Z option on your signal source (ask you TA for assistance).

2. Connect channel 1 of the oscilloscope across \(v_{in}(t)\), and channel 2 across \(v_{o}(t)\). Set the oscilloscope to display both inputs vs. time by pressing CH1 and CH2. Keep the generator voltage constant. Vary the input frequency and find the –3dB frequency (first determine the low frequency, DC, gain and then sweep the frequency until the output is 3dB below the input. Then take a few measurements around this frequency to find the exact one). Your data should include several points above and below the –3dB frequency, if possible within a couple of decades around that frequency.

3. Use the cursors on the oscilloscope to measure the time shift, \(\Delta t\), between the zero crossings of the input and output signals for at least 10 different frequencies in the range \(0.1f_{3dB}\) and \(10f_{3dB}\) including \(f_{3dB}\). and get the phase shifts between input and output signals. Measurement of the phase shift is an accurate method of determining the –3dB frequency. What is the phase shift at \(f_{3dB}\)?

4. Noise filtering is studied in this part. Noise is modeled as a high frequency, small amplitude signal and superimposed onto an ideal sine wave. A low pass filter can attenuate the high frequency noise while preserving the wanted signal.

- Evoke the *ArbWave* software;
- Generate a sine wave. Select a sine wave using the *Waveforms* icon;
- Add noise to signal. Select the *edit* icon and use the *select all* utility, then select the *math* icon, choose the *add* utility. In the add function box, select the standard wave option. Next select the *noise* waveform and adjust it to 0.3V. In the *add* function box, choose the *fit amplitude* option;
- Send the noisy waveform to the signal generator. Use *I/O* icon and select *send waveform*. Adjust the amplitude of the signal to 6Vpp, and the frequency to 0.25kHz;
- Apply this signal to your lowpass filter and observe the input and output signals;
- Make a sketch of both the noisy and filtered signals.
Part C. Second order low pass filter

1. Build the circuit shown in Fig. 3 with $R$ and $C$ you found in the prelab. Apply a 6Vpp sinusoid from the function generator to the input.
2. Find the -3dB signal-attenuation frequency $f_{3dB}$ and 40dB signal-attenuation frequency $f_{40dB}$.

Lab Report:

1. Present clearly all your results. Plot the magnitude and phase responses on the semi-log graph; see your lecture notes or textbook for some examples.
2. Describe and comment on the differences you found in both first- and second-order low pass filters; consider both magnitude and phase characteristics.
3. Compare the hand-calculated, PSpice simulated and measured results. Comment on possible reasons for any differences between them.
4. Discuss the noise filtering operation of the lowpass filter.
5. Include some conclusions.
Lab 2: Introduction to NI Elvis Environment.

Objectives:
The purpose of this laboratory is to provide an introduction to the NI Elvis design and prototyping environment. Basic operations provided by Elvis like digital Multimeter, function generator, oscilloscope and bode analyzer are explained. Passive RC high pass and second order low pass filter circuits are characterized using NI Elvis.

List of Equipment required:
- a. NI Elvis bench top workspace.
- c. NI Elvis Function Generator SFP.
- d. NI Elvis Oscilloscope SFP.
- e. Bode Analyzer SFP.
- f. Resistors: different values.
- g. Capacitors: different values.

Introduction:
The National Instruments Educational Laboratory Virtual Instrumentation Suite (NI ELVIS) is a LabVIEW and computer based design and prototyping environment. NI ELVIS consists of a custom-designed bench top workstation, a prototyping board, a multifunction data acquisition device, and LabVIEW based virtual instruments. This combination provides an integrated, modular instrumentation platform that has comparable functionality to the DMM, Oscilloscope, Function Generator, and Power Supply found on the laboratory workbench.

The NI ELVIS Workstation can be controlled either via manual dials on the stations front or through software virtual instruments. The NI ELVIS software suite contains virtual instruments that enable the NI ELVIS workstation to perform functions similar to a number of much more expensive instruments. This lab provides an introduction to NI Elvis workspace environment. This environment consists of the following two components:

1. Bench top hardware workspace for building circuits.
2. NI Elvis Software interface consisting of Soft Front Panel (SFP) instruments.

The NI Elvis software also includes additional Lab view VIs for custom control and access to the features of NI Elvis hardware workspace.
As an introduction to use the NI Elvis workspace environment, we will complete the following tasks in this lab:

- **Part A.** Using Digital Multimeter Soft Panel (SFP) to measure electronic component properties.
- **Part B.** Using Function Generator SFP & Oscilloscope SFP for characterizing a RC high pass filter.
- **Part C.** Using Bode Analyzer SFP for characterizing a RC high pass filter.
- **Part D.** Using NI Elvis to characterize the RC high pass circuits designed in the prelab.

**Pre-laboratory exercise:**

To complete the initial introduction to Elvis sections (parts A, B & C) of the lab no pre-laboratory exercise is required. Please complete the following pre-laboratory exercises.

1. For the circuit shown in Fig. 2A, derive the transfer function for \( \frac{v_o}{v_{in}} \) in terms of \( R \), \( C \) and \( j\omega \), and find the expressions for the magnitude and phase responses. Express your results in the form

   \[
   \frac{v_o}{v_{in}} = \frac{j\omega}{\omega_p} \frac{\omega_p}{1 + j\omega} \]

   where \( \omega_p \) is the pole frequency location in radians/second.

   ![Fig. 2A. First order high pass filter (integrator)](image)

2. For \( C = 47\text{nF} \), find \( R \) so that pole frequency location is \( 3.3 \text{ kHz} \). Draw the bode (magnitude and phase) plots.
3. Draw the bode plots, and compare them to the magnitude and phase simulation results using PSpice.

**Lab Measurement:**

*Part A. Measuring Component Values using NI Elvis Digital Multimeter*

Complete the following steps to measure the value of a resistor using NI Elvis environment.

1. First ensure that the Power Supply to the prototype board has been switched off. (Refer to figure 2). Note that the system power is switched on. The system power switch is located at the back of the prototyping station.
2. Insert the resistor on the prototype board.
3. Connect the two terminals of the resistor between Current-HI and Current-LO terminals (refer to figure 4) on the proto board as shown in figure 3.

![Image of resistor connection](image)

Fig. 3. Using Digital Multimeter SFP to measure value of a resistance.

4. Apply power to the proto board by switching the Prototype Board Power switch to the up position. The three indicator LEDs +15V, -15V and +5V should now be lit as show in the figure 5.

![Image of DMM ports](image)

Fig. 4. DMM Ports on the Elvis Prototype Board.
5. Go to the program menu on your computer and launch the NI Elvis program. The interface should appear on your screen as shown in figure 6. This interface shows all the Virtual Soft Front Panels (SFP) available in NI Elvis.

6. Click on the Digital Multimeter. This SFP can be used for a variety of operations.

7. A message box will open prompting you to use the Null operation for ensuring accuracy in DMM measurements. Read the message and click OK.

8. Click the Null button.

9. Click the Ohm button to use the Digital Voltmeter function (DMM-Ohm) to measure the value of the resistor. If the Function Generator is in manual mode, the resistance and capacitance buttons are disabled. In order to control these buttons using the SFP, ensure that the manual mode is turned off on the workstation. Once the measurement is successful the output should appear as shown in figure 7. You have now successfully used the resistor ohm-meter with the NI Elvis SFP.
10. We now continue to measure value of a capacitance.
11. Switch off the Prototype Board Power. Close the Digital Multimeter SFP.
12. Replace the 1 kΩ resistor by the capacitor.
13. Switch on the Prototype Board Power. Launch the Digital Multimeter SFP.
14. Click the Null Button.
15. Click the Capacitance button to use the Digital Capacitance Meter function to measure the value of the capacitance. Once the measurement is successful the output should appear as show in figure 8.

Part B. Analog RC Filter Analysis using Function Generator and oscilloscope

This section provides an introduction to using NI Elvis for AC characterization of a simple RC low pass filter. For this purpose we will use the simple RC low pass filter designed in Lab-1 for characterization. The R and C values should for this low pass filter should be the same as used in the first lab.

1. Ensure that the Prototype Board Power is switched off.
2. Connect the RC filter circuit on the proto board as shown in figure 9. The input signal for the filter is obtained between 'FUNC OUT' & 'GROUND' pins. The input signal is also connected to Analog Channel-1 (between ACH1+/ACH1-) and the output signal across the capacitor is connected to Analog Channel-0 (ACH0+/ACH0-). Connections on the Analog Channels 0 and 1 are used for oscilloscope SFP as further explained in the below steps.
3. Apply power to the prototype board by switching the Prototype Board Power switch to the up position.
4. Go to the program menu on your computer and launch the NI Elvis.
5. From NI Elvis instrument launcher, click on "Function Generator" (FGEN). Ensure that the manual mode is turned off on the workstation so that all the buttons on the function generator window are not disabled. The initial function generator should appear as shown in figure 10.

![Fig. 9: RC Filter connectivity for AC Characterization.](image)

As shown in figures 10 & 11, FGEN SFP has the following controls which can be used to:

a. Set the Frequency by decades (Coarse control) and by Hz (Fine control).
b. Select the waveform type (Sine, Square or Triangular).
c. Select the waveform amplitude (Peak).
d. Select the DC offset of the waveform.

![Fig 10. Uninitialized Function generator.](image)
Fig. 11. Function Generator set to produce a 100 Hz sine wave with 1V amplitude.

6. Use these settings to obtain a 100 Hz sine wave with peak amplitude of 1 V and DC offset of 0 V. Note that this signal will be applied to the RC low pass filter. The function generator SFP should now appear as shown in figure 11.

7. From NI Elvis instrument launcher, click on "Oscilloscope". The oscilloscope SFP is similar to most oscilloscopes, but NI Elvis oscilloscope can automatically connect to variety of inputs. The initial oscilloscope SFP without any signals should appear as shown in figure 12.

Fig. 12. NI Elvis Oscilloscope interface.

8. You can recall that the input to the RC circuit is connected to FUNC_OUT port on the prototype board. This input is also connected the Analog Channel-1 (ACH1+/ACH1-). Hence select ACH1 in the source pull down list.

9. Click on Autoscale for the amplitude display setting of the signal.

10. This input signal originates from FUNC_OUT. The corresponding SYNC signal is SYNC_OUT. Hence under in TRIGGER section, select SYNC_OUT option. The output should now appear as shown in figure 13. This is the input signal for our RC circuit.
11. We now select the output signal on Channel B of the oscilloscope SFP. First enable channel B by clicking the ON button under Channel B. Now select ACH0 from the Source drop-down list & Click on Autoscale. You should now be able to see both input and output on the oscilloscope output. Vertical positions of signals on Channel A and B can be separately adjusted using the vertical position knob.

12. You can change the frequency of the input signal on the FGEN SFP to see the corresponding change on the oscilloscope.

13. Cursors can also be used on the Oscilloscope SFP by clicking the Cursor button to ON. An example measurement using two cursors C1 and C2 to measure the phase shift is shown in figure 14.

![Ni Elvis Oscilloscope](image)

Fig. 13. NI Elvis Oscilloscope showing the input waveform on Channel A.
Fig. 14. NI Elvis Oscilloscope showing both input and output on two channels.

14. There are measurement options, such as frequency and Amplitude (Peak-to-peak) which can be enabled by clicking the MEAS button for either Channel. Corresponding measurements are shown at the bottom of the screen.

15. Switch off the supply to the prototype board once the analysis is over.

As explained in this section, we used the function generator (FGEN) and oscilloscope SFP to analyze a RC filter. In this setup:

- The input signal to the filter is provided through the Function generator SFP.
- The input signal to the filter is available on Channel-A of the oscilloscope (through ACH1).
- The output signal of the filter is available on Channel-B of the oscilloscope (through ACH0).
- The trigger source for the oscilloscope is available through SYNC_OUT.

By varying the input frequency to the filter, we can obtain the 3 dB bandwidth of the filter using the oscilloscope measurements.

Part C. Analog RC filter analysis using the Bode Analyzer:

A bode plot defines the frequency characteristics of a given circuit. Magnitude response is plotted as circuit gain in decibels as a function of log frequency. Phase response is plotted as the phase difference between input and output signals on a linear scale as a function of log frequency. NI Elvis has a bode analyzer SFP which facilitates automatic bode plot generation of a given circuit. Complete the following steps to obtain the Magnitude and Phase response of the RC filter:

1. Retain the circuit configuration from the previous section. Note that the circuit should be setup as shown in figure 9.
2. Ensure that the connections are correct and switch the prototype board power to ON position.
3. From the NI Elvis instrument Launcher, select Bode Analyzer. The initial Bode Analyzer SFP should appear as shown in figure 15.
4. Bode analyzer controls the input signal to the circuit from the FUNC_OUT ports. The output signal to be analyzed should be connected to Analog Channel 0 (between ACH0+/ACH0-). The input signal should also be connected to Analog channel 1 (between ACH1+/ACH1-).

5. Bode analyzer provides the flexibility to automatically scan the input signal frequency over a range specified by Start/Stop frequency values. The incremental value used during this frequency scan can also be set to a specific value. All these controls can be seen in figure 15.

6. For analyzing the RC low pass filter, let’s make the following settings on the Bode analyzer SFP.
   - Start frequency to 100 Hz.
   - Stop frequency to 35000 Hz.
   - Steps to 20 per decade (Higher the number of steps, greater the number of points for the measurement accuracy).
   - Display section, set Y-scale to Auto.
   - Click on RUN.

7. Once the analysis is complete, the output should appear as shown in figure 16.

8. In the figure 16, cursor has been placed to measure the -3dB frequency. This can be achieved by clicking on the Cursors button to "ON" and dragging the cursor using the left mouse button on the plot to the desired position. The cursor can also be shifted to the desired position using the two diamond shaped buttons in the Cursor Position.

![Fig. 15. Uninitialized NI Elvis Bode Analyzer window.](image)
Fig 16. Bode Analyzer output and measuring the 3dB frequency using cursors.

Part D. RC filter characterization using NI Elvis:

1. Build the second order RC low pass circuit shown in Fig. 3 in Lab-1 handout using the $R$ and $C$ values designed in Lab-1. Obtain the frequency response of the filter using the bode analyzer SFP as shown in part C.
2. Build the RC high pass circuit shown in Fig. 2A using the $R$ and $C$ values designed in the pre-laboratory exercise. Obtain the frequency response of the filter using the bode analyzer SFP as shown in part C.

Lab Report:

1. Provide a brief introduction to basic capabilities of the NI Elvis prototype environment.
2. Provide a description of the frequency response obtained for the two circuits (including the screen shots of frequency response plots) obtained in part-D of your lab.
3. Describe and comment on the differences (if any) between the frequency responses plots obtained previously using the traditional function generators & oscilloscopes to the results obtained using NI Elvis.
4. Describe and comment on the differences between first order low pass and high pass filters; consider both magnitude and phase characteristics.
Objectives:
The purpose of the laboratory is to study the properties of the fundamental amplifier building blocks using commercially available Operational Amplifiers. Inverting and non-inverting amplifiers will be investigated.

List of Equipment required:
- Dual Trace Oscilloscope
- Function Generator
- Frequency counter
- ± 7 V DC Power Supply
- Digital Multimeter
- A Protoboard
- Resistors: different values
- Capacitors: different values
- Two 741 Operational Amplifiers
- NI Elvis environment and Dynamic Signal Analyzer SFP.

Introduction
Practical devices are non-ideal. You can find information about the specifications and performance measures from the manufacturer’s data sheet. It is an important skill for an engineer to facilitate in retrieving relevant analytical data from data sheets. Data sheets are generally arranged in three main sections:

1. A *General Descriptive* section, which summarizes the important properties of a device, pin-out diagram and equivalent circuit diagrams;
2. A *Maximum Rating* section, which defines the safe limits of device operation;
3. An *Electrical Characteristics* section, which gives information about the ranges of performance for most of the important device parameters. This section usually includes graphical as well as tabular presentations. The graphs often repeat the data from the tables but give more detailed information. Sometimes the vendors provide testing circuits.

Some specifications listed as *typical* are not verified by tests by the manufacturer. Only *minimum* and *maximum* specifications are binding.

In this lab some specifications of the Opamp will be measured. Before that, please be sure to consult the manufacturer’s data sheets first. The data sheet for a 741 Opamp is attached at the end of this lab manual.

**Opamp parameters**
The Opamp is one of the most widely used devices in electronic instrumentation and analog integrated circuits design. There are many parameters to be considered for a simple Opamp. In this lab, only a few parameters are briefly discussed and studied. The information about the parameters below can be found in the data sheet.

*Power Supplies:* The most frequently used supplies are: ±15V, ±12V, ±10V and ±5V. In all our labs we will use ±7V supplies for all the op amp circuits. *Never exceed the specified power supply limit.*

*Input Resistance and Output Resistance:* The input resistance looking into the two input terminals of the Opamp is ideally infinite. For a real 741 Opamp, it is about 2MΩ. The finite input resistance of the Opamp must be taken into account, but it is especially critical if the impedances of the components attached to the Opamp inputs are comparable with its input impedance. The output resistance on the other hand is ideally zero. For a real 741 Opamp, it is about 75Ω. The finite output resistance of the Opamp must be taken into account in analysis and design networks if it is comparable with the resistance of components directly connected to the output of Opamp.

*Output Offset Voltage and Input Offset Voltage:* When the Opamp input signal is zero, the output should be ideally zero. However, in practice, it is not the case. For a real 741, the output voltage is typically around 2mV when the inputs are connected to the analog ground (grounded inputs), which is called the output offset voltage. This voltage is divided by the open-loop gain of Opamp to get the equivalent input offset voltage.
**Input Offset Current:** The ideal Opamp has an infinite input resistance and draws no current from the inputs. In the real 741, each input draws a small amount of DC current because of the finite input resistance. The difference between the current drawn into the positive and negative input terminal is called the input offset current.

**Open Loop Voltage Gain:** It is the gain of the Opamp by itself when a signal is applied to the input and no feedback loop is present. The DC gain is ideally infinite, but in a real case it is finite; for the 741 the Dc gain is around 200,000 V/V (around 106dB). The gain also depends on frequency and other parameters.

**Gain Bandwidth Product:** The open loop gain of the Opamp is frequency dependent, decreases when frequency increases following the roll-off of a single pole system, making it less efficient at high frequencies. However, the product of open loop DC gain and the -3 dB frequency (bandwidth) is a constant, which is defined as the Gain-Bandwidth product GBW. For a real 741, GBW is about 1.2 MHz.

**Slew Rate:** An ideal Opamp is able to follow the input signal no matter how fast the input changes because it has an infinite frequency response. In a real 741, the output rise/fall transient cannot exceed a maximum slope; the maximum rate of change of the output voltage as a function of time is called the slew rate. Applying signals with transients that exceed this limit results in distorted output signals. The slew-rate can be measured by applying a large square waveform at the input. The frequency of the input signal should be increased until the output becomes a triangular waveform. The slope of the triangular waveform is the slew rate.

**Handling Opamps:** Picking up an IC package by your hand could burn out the circuit inside due to the static voltage; this is especially critical if you are dealing with CMOS devices. Remember to wear a grounding-strap to discharge the static voltage when handling an IC.

**Pre-laboratory exercise**

1. Read the data sheet for 741 Opamp and write down the typical values of the following parameters:
   
   Supply Voltage  
   Power Consumption  
   Input Resistance  
   Input Offset Voltage  
   Output Resistance  
   Input Offset Current  
   Voltage Gain  
   Bandwidth  
   Slew Rate

2. For the circuit in Fig. 1, derive the voltage gain expression at low frequencies (DC gain) assuming the Opamp is ideal.

![Fig. 1. Inverting Amplifier Configuration](image-url)
3. Choose $R_2$ for a gain of $-5$ if $R_1 = 10k\Omega$. Use the uA741 PSpice opamp model to verify your result using a DC source of 1V.

4. For the circuit shown in Fig. 2, derive the equation for the voltage gain at low frequencies (DC gain) assuming that the Opamp is ideal.

$$\text{Fig. 2. Non-inverting Amplifier Configuration}$$

5. Choose $R_2$ for a gain of $5$ if $R_1 = 10k\Omega$. Use PSpice to verify your result.

6. What’s the voltage DC gain of the circuit shown in Fig. 3? Verify your answer using PSpice.

$$\text{Fig. 3. Voltage Follower Configuration}$$

**Lab Measurement:**

*Part A. Input Offset Current Measurement.*

1. Connect the circuit in Fig. 4, and use the dual power supply $\pm7V$. Measure the resistor values accurately before you connect them. Measure the voltages across the two $250k\Omega$ resistors. Connect the Opamp output to ground.

$$\text{Fig. 4. Offset Current Measurement Configuration}$$
2. Use Ohm's law to calculate the respective DC input currents. The difference between the current into positive and negative input terminals is the input offset current.

Part B. DC Offset Voltage Measurement.

1. Turn the power supplies off. Connect the circuit as shown in Fig. 5 with the value of $R_1$ and $R_2$ you calculated in the prelab for Fig 2. Then make sure that you have powered the chip with the dual power supply. For this measurement, the non-inverting input of the Opamp is grounded. Use the Digital Multimeter to measure the output voltage. This is the output offset voltage, which is a function of the OPAMP internal unbalances.

![Fig. 5. Offset Voltage Measurement Configuration](image)

2. The input offset voltage of the Opamp can be calculated by dividing the output offset voltage by the amplifier’s gain $(1+R_2/R_1)$.

3. To minimize the offset voltage, turn off the power supply first and connect a 25kΩ potentiometer (pot) to pins 1 and 5 as shown in Fig. 6. Be sure to connect the wiper of the pot to the $-7V$ supply. Reapply the power supply and use the pot to zero the Opamp’s output. This is how offset voltage is compensated.

![Fig. 6. Elimination of offset voltage](image)

Part C. Inverting Amplifier

1. Keep the previous circuit setting unchanged. Turn off the power supply. Apply a 1Vpp 1 kHz sine wave to the Opamp inverting terminal through $R_i$ like Fig. 1. Display the input and output on the oscilloscope. Note that you need to verify the peak-to-peak voltage using the oscilloscope. Measure $V_{out}$ and compute the closed loop gain.
2. Increase the input signal by small increments up to 3Vpp. Measure and record the maximum value of input amplitude before distortion occurs at the output. Sketch the distorted output waveform.

3. With the input at 2.5Vpp, perform a distortion analysis by activating the mathematical function, and selecting the FFT screen (Fast Fourier Transform) analysis. Adjust the base-time to have 1 kHz per division and 10 dB/division in the Y-axis. Measure the difference between the fundamental component at 1 kHz and the ones at 2 kHz and 3 kHz.

4. With the input at 2Vpp, connect the input to channel 1 of the oscilloscope, and the output to channel 2. Switch the oscilloscope to XY mode. Use DC coupling to both channels and adjust the volts/divisions knobs to display the transfer characteristic $V_{out}$ vs. $V_{in}$. Be sure that the upper and lower limits of $V_{out}$ are displayed on the screen. Disconnect the external trigger input fed from the function generator to the oscilloscope to obtain the transfer characteristic. To show the upper and lower limits, increase sufficiently the input voltage to drive the Opamp into saturation. Explain your results.

5. Measure and record the precise voltage values of the upper and lower limits.

6. The slope of the line around 0V input is the small signal gain of the inverting amplifier. Take two points on the line to find $y_1$, $y_2$, $x_1$ and $x_2$, then compute the voltage gain as $(y_2-y_1)/(x_2-x_1)$.

Part D. Inverting Amplifier Distortion analysis using NI Elvis Dynamic Signal Analyzer SFP.

In this section we will use the NI Elvis dynamic signal analyzer SFP to perform distortion analysis for the op amp inverting amplifier shown in Fig. 1.

1. First ensure that the power supply to the Elvis prototype board has been switched off.

2. Connect the circuit shown in Fig. 1.

3. Connect the output of the amplifier ($V_{out}$ in Fig. 1.) to ACH0+ on the prototype board.

4. Connect the ground signal to ACH0- on the NI Elvis prototype board. Essentially the output of the amplifier should be connected to any one of the NI Elvis Analog Channels. We have picked Analog Channel 0 (ACH0+/ACH0-) in this exercise.

5. The input of the amplifier should be connected to the function generator on the bench (as in Part C) (not the NI Elvis FUNC_OUT output.

6. Turn on the ± 7 V the supplies to the op amp.

7. Apply a 1Vpp 1 kHz signal from the function generator.

8. Go the program menu on your computer and launch the NI Elvis program. Once the NI Elvis software Elvis interface appears on your screen, Click on the Dynamic Signal Analyzer (DSA) button to launch the DSA SFP.

9. On the Dynamic Signal Analyzer SFP, we can make the following changes to the settings:
   - Select ACH0 as the source channel.
   - Select Voltage Range to be ±10 V.
   - Since the input frequency is 1 kHz, we select 5000 Hz as frequency span (to observe at least 5 harmonic tones).
   - Increase the resolution to 3200. Higher the resolution yields better accuracy.
   - Set scale to Auto.
   - Turn the Markers ON and position the markers at the desired frequency tones. Use the left mouse button to grab and move the markers. Alternatively, you can use the marker position button controls.

After completing these steps, the output should appear as shown in figure 7.
Fig 7. NI Elvis Dynamic Signal Analyzer output for inverting amplifier (Gain 5 V/V) output with 1 V pp input.

10. As shown figure 7,
- The output voltage (Vout) on channels ACH0+/ACH0- is 2.5V peak. This is as expected since the inverting amplifier has a gain of 5 V/V with an input of 1 V peak to peak.
- The frequency spectrum of the output signal is also shown in the above figure. The spectrum shows output signal amplitude in dBVrms scale at 1 kHz, 2 kHz, and 3 kHz with decreasing values.
- The dBVrms (RMS value in decibels) for a given voltage Vrms can be calculated as: $20 \log_{10}(V_{\text{rms}})$. Inverting amplifier produces an output of 2.5V peak. This corresponds to an RMS value of 2.5* 0.7 which is around 1.75 V. This value in dBVrms can be calculated as: $20 \log_{10}(1.75) = 4.86$ dBVrms. As it can be seen from the plot, output contains a 1 KHz signal with this exact dBVrms value.
- Tones shown at 2, 3 and 4 kHz have considerably smaller dBVrms values. The Signal-to-Noise-And-Distortion (SINAD) is also indicated on the plot as around 59.7 dB.

11. Increase the input signal amplitude up to 3 Vpp to obtain the distortion measurements and screen shots from the Dynamic signal analyzer.
12. Remember that the op amp is powered by supplies at ± 7 V. Hence the output would saturate at values much before 14 Vpp. You can calculate the input signal level for such output and observe the distortion performance around that input amplitude.
13. More details regarding NI Elvis DSA FFT settings can be obtained using the Help Button shown on the screen in Figure 7.

Part E. Non-inverting Amplifier
1. Keep the connection between pin 1 and pin 5 untouched, connect the circuit shown in Fig. 2. Use the value of \( R_1 \) and \( R_2 \) you calculated in the prelab.
2. Use a 1Vpp 1 kHz sine wave for your input.
3. Repeat steps 2 through 6 of Part C.
4. Repeat the steps outlined in Part D to obtain the distortion performance of the non-inverting amplifier.

**Lab Report:**

1. Tabulate all of the parameters measured in the lab. Look up the same parameters on a data sheet for the 741 Opamp. Calculate and list the differences between your measurement and specified values given by the manufacturer.
2. Provide the plots you get in Part C, D and E. Discuss the data in each measurement.
3. For parts C and E, compare the following four items: (1) PSpice simulated gain, (2) the theoretical gain, using the measured value of resistors, (3) the ratio of \( v_{out}/v_{in} \), using the waveform amplitudes and (4) the slope of transfer characteristic.
4. Discuss the results of distortion measurements from sections D and E.
5. Explain how using the pot can null the offset voltage (BONUS).
6. Is it possible to get a gain of less than unity using a non-inverting amplifier configuration? If yes, sketch a circuit. You may use PSpice to verify your design.
7. Conclusion.
Lab 4: Operational Amplifier-Part II

Objectives:
The purpose of the lab is to study some of the advanced Opamp configurations commonly found in practical applications. The circuits studied will include the summing amplifier, the differential amplifier and the instrumentation amplifier.

List of Equipment required:
- Protoboard
- Capacitors
- Resistors
- Oscilloscope
- Function generator
- Frequency counter
- Digital Multimeter
- 741 Operation amplifiers

Introduction

Summing Amplifier: An inverting amplifier can be modified to accommodate multiple input signals as shown in Fig. 1. Since the circuit is linear, the output voltage can easily be found applying the superposition principle: the output voltage is a weighted sum of the two input signals. The weighting factor is determined by applying one of the input signals while the others are grounded, and analyzing the resulting circuit. Since the circuit is linear, the analysis is repeated for all inputs and the final result is the addition of all components. The advantage of this approach is that we can easily recognize the effect of each signal on the circuit’s performance and the overall output can be obtained in most of the cases by inspection. For the circuit shown below, the following equation results:

\[ V_{out} = \left( \frac{R_3}{R_1} V_{in1} + \frac{R_3}{R_2} V_{in2} \right) \]

The summing amplifier can be extended to have any number of input signals. Consider that a two bit digital signal is applied to the input in the above circuit. An analog voltage appears at the output that is determined by the binary input. So a more general configuration based on this circuit can be used to build digital-to-analog converters (DAC).

Differential Amplifier: The differential amplifier is designed to amplify the difference of the two inputs. The simplest configuration is shown in Fig. 2.
Fig 2. Differential amplifier circuit

If the resistor values are chosen such that \( R_2/R_1 = R_4/R_3 \), then the output of the amplifier is given by:

\[
V_{out} = \frac{R_2}{R_1} (V_{in2} - V_{in1})
\]

This expression shows that the amplifier amplifies the difference between the two input signals \( V_{in1}, V_{in2} \) and rejects the common mode input signals; \( V_{out} = 0 \) if \( V_{in1} = V_{in2} \). Therefore, the differential amplifier is used in very noisy environment to reject common noise that appears at both inputs. When the same signal is applied to both inputs, the voltage gain in this case is denoted as common-mode gain \( A_{CM} \) for the case of the ideal differential amplifier \( A_{CM} = 0 \). The common-mode rejection ratio is defined as,

\[
CMRR = \frac{A_{DM}}{A_{CM}}
\]

Substituting common-mode gain equal zero in the above expression, the common-mode rejection ratio is given by

\[
CMRR = \infty
\]

In practice, resistors have a tolerance of typically 5%, and the common-mode gain will not be zero, and the CMRR will not be infinite.

**Instrumentation amplifier:** The instrumentation amplifier is a differential amplifier that has high input impedance and the capability of gain adjustment through the variation of a single resistor. A commonly used instrumentation amplifier is shown in Fig. 3.
The voltage drop across $R_{gain}$ is equal to the voltage difference of two input signals. Therefore, the current through $R_{gain}$ caused by the voltage drop must flow through the two “R” resistors above and below $R_{gain}$. It has been shown in class that the output is given by

$$V_{out} = (V_{in2} - V_{in1}) \left(1 + \frac{2R}{R_{gain}}\right)$$

Though this configuration looks cumbersome to build a differential amplifier, the circuit has several properties that make it very attractive. It presents high input impedance at both terminals because the inputs connect into noninverting terminals. Also a single resistor $R_{gain}$ can be used to adjust the voltage gain.

**Pre-laboratory exercise**

1. For the summing amplifier in Fig. 1 with power supplies $\pm 7V$, choose $R_2$ to have $V_{out} = -(V_{in1} + 2V_{in2})$ if $R_1 = R_3 = 10K\Omega$.
2. Use Pspice to verify your hand-calculation and confirm that the circuit operates as a summing amplifier.
3. For the differential amplifier in Fig. 2 with power supplies $\pm 7V$, choose $R_1$ to have $V_{out} = V_{in2} - V_{in1}$ if $R_2 = R_3 = R_4 = 10K\Omega$.
4. Use Pspice to verify your hand-calculations and confirm that the circuit operates as a differential amplifier.
5. Use Pspice to check the common-mode gain and CMRR.
6. For the instrumentation amplifier in Fig. 3 with power supplies $\pm 7V$, choose $R$ to have $V_{out} = 2(V_{in2} - V_{in1})$ if $R_{gain} = 20K\Omega$.
7. Use Pspice to verify your hand-calculations and confirm that the circuit operates as an instrumentation amplifier.
Lab Measurement:

Part A. Summing amplifier

1. Connect the circuit in Fig. 1, and use the component values determined in the prelab. The dual power supply is ±7 V.
2. Apply a 1 kHz, 2Vpp sine wave to input 1 and a 2V dc voltage from the power supply for input2. Make accurate sketches of the input and output waveforms on the same axis in time domain. The oscilloscope’s input should be “DC” coupled.
3. Get a hardcopy output from the scope display with input and output waveforms to confirm that the circuit is a summing amplifier.
4. Use the DC offset on your function generator to raise the dc input voltage until clipping at the output is observed. Sketch the waveforms.

Part B. Differential amplifier

1. Connect the circuit in Fig. 2, and use the component values determined in the prelab. The dual power supply is ±7 V.
2. Apply a 1 kHz, 2Vpp sine wave to input 1 and a 2V dc voltage from the power supply for input2. Make accurate sketches of the input and output waveforms on the same axis in time domain. The oscilloscope’s input should be “DC” coupled.
3. Get a hardcopy output from the scope display with input and output waveforms to confirm that the circuit is a differential amplifier.
4. Apply a 1 kHz, 2Vpp sine wave to input 1 and connect input 2 to ground. Measure $A_D = \frac{v_{out}}{v_{in}}$. Compare your results with the theoretical value using actual measured values for the resistors.
5. Apply a 1 kHz, 2Vpp sine wave to both inputs. Measure $A_{cm} = \frac{v_{out}}{v_{in}}$. Compare to the theoretical value using actual measured values for the resistors.
6. Compute the common mode rejection ratio CMRR.

Part C. Instrumentation amplifier

1. Connect the circuit in Fig. 3, and use the component values determined in the prelab. Use the dual power supply of ±7 V.
2. Apply a 1 KHz, 1Vpp sine wave to input 1 and a 1V dc voltage from the power supply for input2. Make accurate sketches of the input and output waveforms on the same axis in time domain. The oscilloscope’s input should be “DC” coupled.
3. Get a hardcopy output from the scope display with input and output waveforms to confirm that the circuit operates as an instrumentation amplifier where the output voltage is a linear combination of the input waveforms.

Lab Report:

1. Provide the plots you get in Part A, B, and C. Discuss the data in each measurement.
2. For parts A, B and C compare the following three items: (1) PSpice simulated gain, (2) the theoretical gain, using the measured value of resistors, (3) the ratio of $v_{out}/v_{in}$ using the waveform amplitudes.
Lab 5: Operational Amplifier-Part III

Objectives:
The purpose of the lab is to study some of the Opamp configurations commonly found in practical applications and also investigate the non idealities of the Opamp like finite Gain Bandwidth product and Slew rate limitations. The circuits studied will include an integrator, a differentiator, a non inverting amplifier and a unity gain buffer.

List of Equipment required:
- Dual Trace Oscilloscope
- Function Generator
- Frequency counter
- ± 7 V DC Power Supply
- Digital Multimeter
- A Protoboard
- Resistors: different values
- Capacitors: different values
- Three 741 Operational Amplifiers
- NI Elvis prototype station and relevant Soft Panel Instruments (SFP).

Introduction
This laboratory deals with several amplifier circuits. Each of the circuits in the lab requires some thinking to understand how the circuit works and its practical limitations.

Integrator: The circuit in Fig. 1 is the so-called lossless inverting integrator. As the name suggests, the circuit generates an output signal that corresponds to the integral of the input signal over time. The circuit can be analyzed using the standard Op-amp analysis techniques mentioned in class.

![Inverting integrator circuit](image)

In the frequency domain, the output voltage is described as:

\[ V_{out} = -\frac{1}{sR_1C} V_{in} \]

It can be seen that the output is directly proportional to the integral (1/s term) of the input signal and a steadily changing output voltage is produced for a constant amplitude sinusoidal input voltage. Notice that the DC gain (s=0) at the output is theoretically infinite; hence any small DC signal at the input will saturate the Opamp output over time. In a real integrator circuit, a large resistor in parallel with the capacitor is required to prevent the capacitor from storing charge due to offset currents and voltages at the input. This configuration is known as “lossy” integrator or a first order lowpass circuit, which is shown in Fig. 2.
The output voltage is now given by the following expression

\[ V_{out} = \frac{R_2}{R_1 + sR_2C} V_{in} \]

The DC gain is now finite and determined by the ratio of the two resistors.

**Differentiator:** As the counterpart of the integrator, the differentiator differentiates the input signal. This configuration is shown in Fig. 3.

Using the typical linear circuit analysis techniques, the output can be obtained as

\[ V_{out} = -sCR_1V_{in} \]

The output is proportional to the derivative (s term) thus the output voltage increases monotonically as the frequency increases. Fig. 4 shows the circuit configuration for a commonly used pseudo-differentiator or high pass filter.
The output voltage in this case is found as

\[ V_{\text{out}} = -\left(\frac{R_2}{R_1}\right) sCR_1 \frac{V_{\text{in}}}{1+sCR_1} \]

Usually the integrators handle signals “better” than differentiators since important signals for the integrators are located at low-frequencies while differentiators process the high frequency signals. However, due to the limited high frequency capabilities of the devices it is hard to process properly the high frequency signals. In most of the practical systems, integrators are used instead of differentiators.

**Non Idealities of the Opamp:**

1. **Finite Gain Bandwidth (GBW) Product:** The open loop gain of the Opamp is frequency dependent, decreases when frequency increases following the roll-off of a single pole system, making it less efficient at high frequencies. However, the product of open loop DC gain and the -3 dB frequency (bandwidth) is a constant, which is defined as the Gain-Bandwidth product GBW. For a real 741, GBW is about 1.2 MHz. Finite GBW of the Opamp limits the bandwidth of closed loop inverting or non inverting amplifier configurations.

Assuming a finite GBW of \( w_o \), frequency dependant gain of the non inverting amplifier shown in Fig. 5 is given by,

\[ \frac{V_{\text{out}}}{V_{\text{in}}} = \frac{G_o}{1 + \frac{s}{w_o}} \]

where \( G_o \) is the DC gain of the amplifier given by \((1+R_2/R_1)\) and \( w_o \) is \( w/oG_o \).
2. Slew Rate: An ideal Opamp is capable of following the input signal no matter how fast the input changes because it has an infinite frequency response. In a real 741, the output rise/fall transient cannot exceed a maximum slope; the maximum rate of change of the output voltage as a function of time is called the slew rate. Applying signals with transients that exceed this limit results in distorted output signals. To avoid distortion due to slew rate limitations, maximum rate of change of output must be kept less than the slew rate specifications of the Opamp. The slew-rate can be measured by applying a large square waveform at the input. The frequency of the input signal should be increased until the output becomes a triangular waveform. The slope of the triangular waveform is the slew rate.

Pre-laboratory exercise

1. For the lossy integrator in Fig. 2 with power supplies ±7V, and assuming the Opamp is ideal, derive the time-domain equation for the output in terms of the input. Show that the circuit performs as an integrator.
2. Choose R_1 to have a low-frequency gain of -20 if R_2=20k\Omega and C=0.2\mu F.
3. Use Pspice to verify your results and confirm that this circuit is an integrator for \( \omega \gg 1/R_2C \).
4. For the first order high-pass filter shown in Fig. 4 with power supplies ±7V, and assuming the Opamp is ideal, derive the time-domain equation of the output in terms of the input. Show that the circuit performs the function of a differentiator.
5. Choose R_2 to have a high-frequency gain of -20 if R_1=1k\Omega and C=33 nF.
6. Use Pspice to verify your results and confirm that this circuit operates as a differentiator for \( \omega << 1/R_1C \). Notice that at higher frequencies, the slew-rate limit of the amplifier dominates the circuit performance as the input amplitude increases. Make transient simulations for f = 1kHz, 10kHz and 100kHz. Set the amplitude of the input signal to 0.5 Vpp.
7. Consider a non-inverting amplifier shown in Fig. 5. Assuming $R_1=1\,\text{K}$, find the value of the resistor $R_2$ to get an amplifier with a DC gain of 101. Verify your design with Pspice AC simulations. You might ask your TA if you are not familiar with performing AC simulations using Pspice. What is the simulated -3 dB bandwidth of the amplifier? Repeat the Pspice AC simulations when the value of $R_2$ is adjusted to obtain a gain of 51 and 201.

8. Simulate the unity gain buffer configuration shown in Fig. 6 with a load of 2K in parallel with 100pF at the output. Assume a sinusoidal input of 10Vpp at 15 kHz. Obtain the maximum $dV_{out}/dt$ of the output signal and find the frequency at which this Opamp will enter the slew rate conditions.

**Lab Measurement:**

**Part A. Lossy integrator configuration**

1. Connect the circuit in Fig. 2, and use the component values determined in the prelab. The dual power supply is ±7V.
2. Apply a 1 KHz, 0.3Vpp sinusoid to the input. Make accurate sketches of the input and output waveforms on the same axis in the time domain. The oscilloscope’s input should be “AC” coupled.
3. Get a hardcopy output from the scope display with input and output waveforms to confirm that the circuit is an integrator.
4. Vary the frequency of the input from about 10Hz to 10KHz. Record the magnitude and phase response at several frequencies. Take three to five points per decade of frequency.
5. Bode plot analyzer can also be used to obtain the frequency response of this integrator circuit. The procedure to be followed is similar to the procedure outlined in lab-2. Make the settings on the Bode Analyzer SFP and follow the steps briefly outlined below (for more details refer to Part C of lab-2 exercise):
   - Input to the integrator circuit should be from FUNC_OUT and GROUND ports on the prototype board.
   - Input should also be connected to analog channel 1 between ACH1+/ACH1- pins.
   - Output from the integrator should be connected to analog channel 0 between ACH0+/ACH0- pins.
   - On the bode analyzer SFP, set start frequency below the cutoff frequency of the integrator.
   - Set the end frequency at least much higher (3-4 decades) than the cut off frequency.
   - Choose 10 steps per decade.
   - FGEN output peak amplitude should be selected carefully. Remember that the lossy active RC integrator has a large low frequency gain (-20). **Since the op amp outputs saturate near the supply rails (+/-7V), input level has to be kept low enough not to saturate the output to obtain correct results from the bode analyzer.**
     - Set the Y scale to Auto.
     - Use the cursors in the SFP to obtain the 3 dB frequency.
6. Use the run button on the SFP to obtain the magnitude and phase response for the integrator.
7. Repeat step 2 and 3 for a 1 KHz square wave. Explain your results.
8. Now change the input back to sinusoid as in step 2. Remove the resistor $R_2$. What happened to the output signal? Explain what you observe on the oscilloscope.

**Part B. First order high-pass filter**

1. Connect the circuit in Fig. 4, and use the component values determined in the prelab. The dual power supply is ±7V.
2. Apply a 1 KHz, 0.3 Vpp sinusoidal signal at the input. Make accurate sketches of the input and output waveforms on the same axis in time domain. The oscilloscope’s input should be “AC” coupled.
3. Get a hardcopy output from the scope display with input and output waveforms to confirm that the circuit is a differentiator.
4. Vary the frequency of the input from about 100Hz to 20KHz. Record the magnitude and phase response at several frequencies. Take three to five points per decade of frequency.
5. Use the bode analyzer (as outlined in Part A) to obtain the magnitude and phase response for the high pass filter.
6. Repeat step 2 and 3 for a 0.5 Vpp, 1 KHz triangular wave.
Part C. Finite Gain Bandwidth Limitations in Opamps

1. Non-inverting amplifier designed in the pre-lab (as shown in Fig. 5) will be used to understand the finite GBW limitation of the Opamps. Since the gain of the non-inverting amplifier is very large (around 100 or 40 dB), very small DC offsets in the amplifier will produce large DC output offset voltage. Hence we will use offset calibration scheme (used earlier in Lab 3, Fig. 6) to calibrate the Opamp offsets. So connect the circuit as shown in Fig. 7.

2. You would also notice that we have used AC coupling from the NI Elvis signal source to the opamp input in Fig. 7. This eliminates the DC offsets coming from the signal source and only the AC voltage swing generated by the signal generator (from Elvis) will be applied to the Opamp input terminal. The ac coupling circuit behaves like a high pass circuit with a corner frequency of around 1.6 Hz and will be transparent for higher frequency (> 1.6 Hz) operation. The potentiometer (20K) as shown in Fig. 7 between terminals 1 & 5 is for offset calibration. Make sure the VIPER of the potentiometer is connected to -7V supply. We will use this potentiometer to trim the offsets coming from the opamp.

![Fig. 7. Non-inverting amplifier with AC coupled input and offset compensation resistor](image)

3. Connect the inputs of the circuit to function generator (FUNC OUT/GROUND) and to Elvis channel ACH1+/ACH1- as shown. Connect the output of the amplifier to Elvis channel ACH0+/ACH0-.

4. Use the function generator SFP from NI Elvis to generate a 1 KHz sine wave with peak amplitude equal to 20mV and zero DC offset.

5. Use the oscilloscope SFP from Elvis to observe both the input and the output on channels ACH1 and ACH0 respectively. Now adjust the 20K potentiometer to balance the output waveform to be around 0V as close as possible. As the 20K potentiometer is adjusted the waveform on Channel B should move to be as close to being symmetric around zero DC voltage as possible. This is shown in Fig. 8. Now we have calibrated the DC offsets of the Opamp.
Fig. 8. Oscilloscope output with output on ACH0+/ACH0- trimmed to have close to zero DC offset.

Fig. 9. Bode Analyzer output showing amplifiers low frequency gain and finite bandwidth.

6. Keeping the same setup, use the bode analyzer SFP to obtain the frequency response of the amplifier. Choose the following settings on the bode analyzer SFP:
   - Start frequency to 100 Hz & Stop frequency to 35000 Hz.
7. Output should appear as shown in Fig. 9. From this analysis note the 3 dB bandwidth of the amplifier.
8. Keeping the 20K potentiometer position unchanged, repeat bode analysis by replacing the feedback resistor values for gain of 51 and 201. Obtain the bode plots for the amplifier frequency response in these plots.

**Part D. Slew Rate Limitations in Opamps**

1. Keep the offset calibration potentiometer connection between pins 1 and 5 unchanged.
2. Remove the AC coupling C-R network at the input terminals.
3. Reconnect the circuit as a unity gain buffer as shown in Fig. 6. At the output node, connect a load resistor of **2K in parallel with 100pF capacitor**.
4. Apply a 1 kHz, 10Vpp square wave. Make sure the function generator is set to Hi-Z state. Display the output on the oscilloscope. Gradually increase the frequency and observe output response. Eventually the output waveform becomes triangular. Measure and record the slope of the output; that value is the Opamp slew rate for that load.
5. Apply a 1 kHz, 10Vpp sine wave. Again, make sure the function generator is in Hi-Z state. Display the output on the oscilloscope. Gradually increase the frequency and observe the output. Eventually the sine wave output turns into a triangular wave which indicates the slew rate distortion produced by the voltage follower. Find the frequency beyond which the output is distorted by slew rate limitation of the Opamp.

**Lab Report:**

1. Provide the plots you get in Part A, B, C and D. Discuss the data in each measurement.
2. For part A, with the experimental observation, explain the function of the resistor R2.
3. For parts A and B, plot the magnitude responses and compare it with the plots generated by using Pspice.
4. For part C, compare the Gain Bandwidth product obtained from the data sheet with the Pspice simulations and lab measurements.
5. For part D, compare the Slew Rate performance obtained from the data sheet with the Pspice simulations and lab measurements.
6. Provide conclusions.
Lab 6: Introduction to Diodes

Objectives:
The purpose of this laboratory exercise is to investigate the basic properties and characteristics of semi-conductor diodes. V-I characteristics, switching characteristics, and rectification properties are examined, leading to the construction of a practical DC power supply.

List of Components and Equipment
- Dual Trace Oscilloscope
- Function Generator
- Digital Multimeter
- Two Independent DC Power Supplies
- 0-130 V Variac Autotransformer
- 115.25.2 V, 1.2 A Step Down Transformer
- 1N4006/1N4148 Si Diodes
- 1N34A/60 Germanium Diode
- Resistors: 10Ω, 100Ω, 500Ω, 1 kΩ and 10 kΩ
- Capacitors: 10 µF (50 volt), 100 µF (50 volt)
- Protoboard

Introduction
The objective of this laboratory exercise is to gain familiarity with the characteristics of semiconductor diodes. The diode functions as a rectifier, allowing current to flow in one direction only, similar to a one-way water valve. A semiconductor diode consists of a junction formed by contact between p-type and n-type semiconductor material. The terminal connected to the p-type material is called the anode, and the terminal connected to the n-type is called the cathode. On most diodes, the cathode is marked by a band on the body of the device. See Fig. 1.

![Diagram of Semiconductor Diode](image)

Fig. 1 – Semiconductor Diode

When the anode is at a higher voltage than the cathode, the diode is forward biased, and current will flow through the diode from the anode to the cathode. When the anode is at a lower voltage than the cathode, the diode is reverse biased, and very little current will flow. The current flowing through the diode can be expressed as

\[
i_D = I_s \cdot \left( e^{\frac{v_D}{nVT}} - 1 \right) \approx I_s \cdot e^{\frac{v_D}{nVT}}
\]

where \(i_D\) and \(v_D\) are the current through the diode and voltage drop across the diode respectively, as shown in Fig 1, \(V_T\) is the thermal voltage which is around 26mV at room temperature, \(I_s\) is the saturation diffusion current which is a constant dependent on the diode’s geometry and material, and \(n\) is a fitting constant between 1 and 2 (for our study we will always use \(n = 1\) for simplicity, unless specified otherwise).

The diode’s characteristics will be measured in this lab. The experiment will then go through a sequence of steps that will lead to the construction of a practical DC power supply. Such a supply is important since most of the active devices used in electronic circuits require a source of DC power. Although this could be supplied by batteries, it is
often more convenient to obtain power from the AC line (house current, 60 Hz, 115 V\textsubscript{RMS}). The conversion of AC to the required DC voltage is done by a power supply (Fig. 2).

![Block diagram of a typical DC power supply](image)

Fig 2. Block diagram of a typical DC power supply

The AC voltage is first passed through a transformer to step it down to a lower voltage, then rectified using diodes. The resulting DC voltage is pulsating and hence is then filtered to remove or reduce the ripple component, producing a constant DC voltage. Additional circuitry may be added to provide voltage regulation so that the desired voltage is maintained, independent of the load current drawn.

Diode I-V Characteristics: to examine the I-V characteristics of a diode one can setup a test circuit like that shown in Fig 3(a). Measure the voltage drop across the diode ($V_D$) and across the resistor ($R_{1D}$) for different values of $V_1$ (note carefully the polarities of the measured voltage drops, and the current now being scaled up by the resistor value). The resulting measurement points should lie on the line shown in Fig 3(b), which clearly shows the exponential relationship previously given for the diode current.

![Diode Test Circuit for I-V Characteristic in PSpice](image)

(a)

![Resulting Waveform](image)

(b)

Fig 3. (a) Diode Test Circuit for I-V Characteristic in PSpice and (b) Resulting Waveform

Full Wave Bridge Rectifier: The circuit shown in Fig 4 is a full wave rectifier. As discussed in class, the resistor shown in the circuit conducts current during both the positive and negative cycles of the sinusoidal input. Note that the peak voltage drop across the resistor is $V_m – 2V_D$, where $V_m$ is the maximum amplitude of the sinusoidal input and $V_D$ is the voltage drop across the diode.
DC Power Supply: In class experiment you observed the rectification property diodes. Fig. 5 shows how the half wave rectifier circuit may be modified by the addition of a single-capacitor filter. Analysis of the circuit indicates that when the diode is conducting, the capacitor will charge up to approximately the source peak voltage. When the diode shuts off, current from the now discharging capacitor will continue to supply the load so that the load voltage will be maintained somewhat until the next charging cycle.

The change in DC (average) load voltage as the load current varies is measured in terms of the quantity called voltage regulation, defined as:

\[
\text{Percent Regulation} = \frac{V_{\text{no load}} - V_{\text{full load}}}{V_{\text{full load}}} \times 100\% 
\]

A good power supply should have a low percent regulation, indicating that the voltage seen by the load is fairly independent of the current drawn by that load. For the circuit in Fig. 5, the full load situation corresponds to the current drawn when the load resistance is 1kΩ. The no load condition is an open circuit (I_L=0) for R_L=∞.

Pre-laboratory exercise

1. Using PSpice, set up the circuit shown in Fig 3(a). Perform a DC sweet analysis for the source V1 from -1 to 1V. To do that, in the menu bar go to Analysis --> Setup --> check DC sweep- --> DC sweep --> choose voltage source as your variable type, and input the source name. Then choose linear sweep and set you start and end values. Use an increment of at most 5mV. Note: since the added source is an AC source, initialize its configurable parameters to 0. Otherwise, you will receive error messages and the simulation will not run.

2. The resulting waveform will have the voltage drop across the resistor on the Y-axis and the swept voltage on the X-axis. To obtain the waveform in Fig 3(b), you will need to modify the parameter for the X-axis. To do so, double click on the X-axis --> Axis Variable. In the trace expression, select the node potential V(D1:1), insert a – sign, then select the node potential V(D1:2) --> OK. Your waveform should now resemble Fig 3(b). Attach the waveform to your pre-lab report. What is the approximate ON voltage of the diode?

3. Modify the source parameters (VAMPL to 5V, FREQ to 1k). Perform a Transient analysis. To do so, in the menu bar go to Analysis --> Setup --> check Transient --> Transient --> use a final time of 10m, and a step
ceiling of at most 10u. From the resulting waveform, what is the peak voltage across the Resistor and how does it compare to the amplitude of the voltage source? Explain any differences.

4. Repeat the simulation in step 3 with a capacitor in parallel to the resistor, for capacitor values of 1uF, 10uF and 100uF. Attach all resulting waveforms to your prelab and comment on your results. What is the effect of the capacitor value on the performance?

5. Construct the circuit of Fig. 4 in PSpice. Run a transient simulation using a sinusoidal source with 5V amplitude and 1kHz frequency. Plot the voltage drop across the resistor and include it in your report. What is the peak voltage drop across the resistor? How does the circuit performance differ from the one in step 3?

Lab Measurement:

Part A – Diode I-V Characteristics

The I-V characteristics of a diode can be displayed directly on the oscilloscope using XY mode and the circuit shown in Fig. 6. The voltage across the resistor (which is R (I_D)) is used as the Y input and the voltage across the diode V_D is used as the X input. Thus a voltage 100*I_D will be the vertical axis, and V_D will be the horizontal axis. It must be noted that the voltage units of the vertical scale should be divided by 100 to obtain the diode current in amperes.

![Diode Circuit Diagram]

Fig. 6 – Circuit for I-V Characteristic Measurement

On most oscilloscopes the X and Y inputs have a common terminal. If this is the case, V_D and V_R cannot be displayed directly as described. However, if the common (ground) terminal of the scope inputs are connected to node 2, the vertical input connected to node 3 and horizontal connected to node 1, the desired characteristics can be obtained by inverting the vertical input voltage (a switch on the oscilloscope).

The sinusoidal voltage supply will force the diode to go into the forward and reverse biased states. If the frequency of the source is fast enough we will observe a continuous graph of I_D vs V_D being traced on the scope.

1. Construct the circuit shown in Fig. 6, using the 1N4006 or 1N4148 diode.
2. Obtain and sketch the I-V characteristics of the diode. Your sketch should accurately reflect the characteristics, with the axes in the appropriate units and 0V/0A clearly marked. Always start these measurements with the input voltage set to zero, and slowly increase the voltage so that excessive current will not damage the diode. Also select an input frequency that allows a continuous display of the I-V curve. The maximum value of the allowable current I_D can be found on the data sheet. For this experiment limit the maximum current to approximately 50mA.
3. The goal of this step is to plot the I-V characteristics of both the 1N4006/1N4148 silicon diode and the 1N34A/60 germanium diode on the same graph. This may be accomplished by executing the following procedures:

   - Assemble the circuit in step 2, and obtain a plot of the IV characteristic for the 1N4004 diode.
   - On the oscilloscope, press the Auto-Store button, then quickly press the Stop button.
   - Remove the input signal v_i(t) from the circuit. This is for your safety.
   - Remove the silicon diode, and replace it with the germanium diode and reapply the input signal.
   - Press the Run button.
   - Your work should resemble Fig. 7.
Be sure to note the significant features distinguishing the characteristics of the silicon and the germanium diodes, specifically the “turn on” voltage. This measurement can be made with the oscilloscope cursors.

![Graph Illustrating the Differences between the Si and Ge Diodes](image)

**Fig. 7 – Graph Illustrating the Differences between the Si and Ge Diodes**

**Part B – Full Wave Bridge Rectifier**

1. Connect the circuit shown in Fig. 4 with a 100 Hz 16V \text{pp} \sinusoidal input. Pay careful attention to the polarities of the diodes in the bridge. For this circuit the function generator will need to be isolated from ground because \( v_i(t) \) and \( v_o(t) \) are referenced to different places. Disconnect the external trigger input fed from the function generator to the oscilloscope. In addition note that \( v_i(t) \) and \( v_o(t) \) cannot be simultaneously displayed. Be sure the channel measuring \( v_o \) is set on the DC coupling with zero DC offset.

2. Observe and obtain oscilloscope plots of \( v_i(t) \) and \( v_o(t) \), on the same graph. You are expected to follow the procedures for plotting two waveforms as discussed in Part A of this experiment. Be sure to preserve the phase relationship between the two voltages.

3. Find the value of the DC component of the rectified signal (i.e. find the average value of the output.)

4. Find \( v_i,\text{peak} \) and \( v_o,\text{peak} \).

**Part C – DC Power Supply**

**CAUTION:** (1) electrolytic capacitors are polarized. If not oriented correctly (denoted by the +) they will not work, and MAY EXPLODE. (2) Always turn the dial on the variac to zero when making connections. Then, when you energize the circuit, work up from zero to the desired voltage.

1. Connect the circuit shown in Fig. 5 with \( v_m(t) \) (the secondary of the isolation transformer) 20 V \text{pp}. Observe on the oscilloscope simultaneously the waveforms of \( v_m(t) \) and \( v_1(t) \) vs time. Be sure that the channel measuring \( v_1(t) \) is using the DC coupling. Print these waveforms. Find the DC component (average value) of \( v_1(t) \).

2. The peak-to-peak ripple voltage is the amount of variation from a constant DC value that is present in the load voltage. Ideally, in a good power supply this voltage should be zero. Measure the peak-to-peak ripple voltage of the circuit of Fig. 5. To accurately execute this procedure, bear in mind that the ripple voltage can be considered to be an AC signal. Therefore measure the ripple component using an AC coupling. Since the ripple component is small, you may need to adjust the volts/div on the oscilloscope (i.e. expand the scale). Your work should resemble Fig. 8. Print the resulting waveform.

3. Replace the 10\( \mu \text{F} \) capacitor with a 100\( \mu \text{F} \) capacitor and repeat steps 1 and 2. Note the change in the load voltage. Also find the DC component of \( v_1(t) \) and the peak-to-peak ripple voltage. How does the capacitor value affect the performance?
4. Determine the percent regulation for the circuit of Fig. 5 with $C = 100\mu F$. The DC (or average) load voltage can be measured using the multimeter set on DC volts.

![Graph](image)

Fig. 8 – AC Ripple Component

**Lab Report:**

1. Attach the oscilloscope plots of the I-V characteristics of the Si diode and the Ge diode obtained in part A. Discuss significant differences.
2. For part A attach oscilloscope plots of the input voltage and the output voltage. Discuss the constant voltage drop across the diode when it is forward biased, and how it affects the maximum output voltage. Also discuss the voltage swing across the diode as the input goes through its negative half cycle.
3. For part A, discuss diode current vs time. In this particular experiment, recall that $i_d(t) = \frac{v_o(t)}{R}$.
4. For the full wave bridge rectifier given in part B, identify which diodes are forward biased when the input goes through its positive half cycle, and which diodes are forward biased when the input completes its negative half cycle.
5. According to your experimental data, what was the average value of $V_o(t)$ in Part B?
6. Is the current flowing in the load resistor in Fig. 6 bidirectional or unidirectional?
7. For Part C, compare the ripple voltages of the following: (1) power supply with $C=100\mu F$, and (2) power supply with $C=10\mu F$. 

- 42 -
Lab 7: Characterization of the BJT

Objectives:
The purpose of the lab is to measure the DC operating point of a single transistor amplifier and extract the most important AC parameters of an NPN bipolar transistor.

List of Components and Equipment
- a. Dual Trace Oscilloscope
- b. Function Generator
- c. Digital Multimeter
- d. Frequency counter
- e. Dual Power Supply
- f. 2N2222 transistors
- g. 1 potentiometer of 1 MΩ
- h. Resistors
- i. Capacitors
- j. Protoboard

The symbol of an NPN-BJT transistor is shown in Fig. 1. Since the dependence of $i_C$ on $v_{BE}$ is exponential, the collector current varies drastically as the base-emitter voltage changes. A small current $i_B$ flows into the base terminal because of $v_{BE}$ variations; usually it is a small fraction of the collector current $i_C$. We call the ratio of $i_C$ to $i_B$ the current gain of the transistor that is denoted by $\beta$. The value varies significantly with temperature, and can be different between two transistors of the same type; see textbooks and/or lecture notes.

![NPN Transistor and Symbol](image)

(a) NPN Transistor and (b) its symbol.

The bipolar junction transistor (BJT) has three regions of operation:

1. **Cutoff Region**: If both base-emitter and base-collector junctions are reverse biased, the BJT transistor enters the cutoff region. All terminal currents are extremely small and we say the transistor is off.

2. **Active Region**: The base-emitter junction must be forward biased and the base-collector junction reverse biased to make a BJT transistor work in the active region. The active region is desired to design a linear amplifier.

3. **Saturation Region**: When both the base-emitter and collector-base junctions are forward biased, the saturation region is entered.

In this lab it is assumed that the transistor operates in the Active region. The base-emitter voltage determines the collector current; it is computed as follows
\[ I_C = I_S \left( \frac{\frac{V_{BE}}{e^{nV_{th}}}}{1} \right) \]  

(1)

where \( I_S \) is the saturation current for the emitter terminal, \( V_{th} \) is the thermal voltage and \( n \) is a fitting parameter whose value is within 1 and 2. At room temperature (300° K), the thermal voltage is roughly 26 mV. Another fundamental equation of the bipolar device is

\[ i_E = i_C + i_B \]  

(2)

It will be evident in the course that a very useful parameter is the collector-base DC forward current gain defined as follows

\[ \beta_{DC} = \frac{I_C}{I_B} = \frac{\alpha}{1-\alpha} >> 1 \]  

(3)

Where \( \alpha \) is \( I_C / I_E \).

The AC forward current gain is accordingly defined as

\[ \beta_{ac} = \frac{\Delta I_C}{\Delta I_B} = \frac{I_{C2} - I_{C1}}{I_{B2} - I_{B1}} \]  

(4)

for a constant value of \( V_{CE} > V_{CESAT} \).

**Unless otherwise specified, \( \beta \) will stand for \( \beta_{DC} \) for our lab purposes.**

DC Characteristics of the BJT

The transistor's \( I_C - V_{BE} \) curve is obtained by sweeping the base-emitter voltage; this plot is known as the DC input characteristics of the bipolar transistor. If the base-emitter junction is forward biased then the collector current is determined by (1), as depicted in the following figure.

![BJT transistor circuit and input characteristics](image)

Fig. 2. (a) BJT transistor circuit and (b) input characteristics for the BJT if \( V_{CE} > V_{CESAT} \)

For base-emitter voltages below 0.5 V the collector current is very small, typically less than 1 \( \mu A \). It will be evident in the next sections that the BJT is often operated with larger collector currents and larger base-emitter voltages; e.g. \( V_{BE} > 0.5 \) V. When a base-emitter voltage is selected, the collector current is fixed; the operating (quiescent) point Q is therefore determined by \( V_{BEQ} \) and \( I_{CQ} \). The derivative of this function evaluated at the operation point Q is defined as the small signal transconductance, computed from Fig. 2 as:
For a given $V_{BE0}$, the collector-emitter voltage can also be swept leading to the transistor’s output characteristics shown in Fig. 3. For small $V_{CE} (< 300 \text{ mV})$, the potential is not large enough to attract the carriers traveling from the emitter to the base terminal, and the collector current is very small in that case. If $V_{BE}$ increases, the collector current increases following the exponential rule given by equation 2. The slope of one of the curves determine the output conductance, obtained as

\[ g_m = \frac{\Delta i_C}{\Delta V_{be}} = \left. \frac{I_S}{nV_{th}^n} e^{\frac{V_{ge}}{nV_{th}}} \right| \approx \left. \frac{I_CQ}{nV_{th}} \right| \quad (6) \]

\[ g_{ce} = \frac{\Delta i_C}{\Delta V_{ce}} \approx \frac{I_CQ}{V_{early}} \quad (7) \]

where the early voltage $V_{early}$ is a fitting parameter; for IC transistors it could be in the range of 30-50V but for discrete transistor $V_{early}$ could be in the range of 100 V.

**Pre-laboratory exercise**

1. Obtain the value of $I_C$ from a simple simulation of the transistor; using the setup of Fig 4, excluding the resistors, apply $V_{BB}=0.65V$, measure $I_C$ while $V_{CE} > 0.5 \text{ V}$ and use equation 1. Assume that $n=1$. Use the Q2N2222 BJT in the simulation;
2. Assume the transistor you will use has a $\beta$ of 155 and $V_{BE(on)}=0.65 \text{ V}$ is the turn-on voltage which means that the transistor enters into the active region once the input voltage applied to base-emitter junction reaches the turn-on voltage. For the circuit in Fig. 2(a), calculate the minimum value of $V_{in}$ that makes the transistor enter into linear region.
3. For the circuit in Fig. 2(a), compute the current $I_B$ and $I_C$, and the voltage $V_C$ for at least 5 input voltages within the range $V_{BE(on)} < V_{BE} < 1 \text{ V}$, use $R_B = 1\text{M}\Omega$.
4. For the circuit in Fig. 2(a), if the $V_{BE}$ was set to 0.1V, what would you expect for the value of $V_C$.
5. Construct the circuit shown in Fig. 4 in Pspice. Place a current marker on the collector of the Q2N2222. Run a DC Sweep on the $V_{BB}$ voltage source to generate the input characteristics. Do a linear sweep starting at 0 and ending 2V with a linear increment of 5mV. **Modify the x-axis variable to be the $V_{BE}$ voltage, not $V_{BB}$.** Comment on your results for all regions of the plot.

Fig. 3. Transistor’s output characteristics for a family of $V_{BE}$ voltages. $V_{BE0}<V_{BE1}<...<V_{BE3}$.
6. Repeat step 5 using a current marker at the base of the Q2N2222. Find the input impedance by evaluating the slope around $V_{BE} = 0.65V$; $R_{in} = R_{se} = \Delta V_{be}/\Delta I_b$.

7. Construct the circuit in Fig. 5 in Pspice. Place a current marker on the collector of the Q2N2222. A second DC Sweep is required to generate the output characteristics. First select DC Sweep and set it up for sweeping $V_{CE}$ from 0V to 6V with linear increments of 5mV. Then select Nested Sweep and set that up for sweeping $I_B$ from 0µA to 50µA with linear increments of 5µA. Make sure to select Enable Nested Sweep.

8. Find the output impedance $R_{ce} = \Delta V_{ce}/\Delta I_c$ from the output characteristics plot.

9. Set $V_{CE}$ shown in Fig 5 to 5V and do a linear sweep starting at 0, ending 30µA with a linear increment of 5µA. Find the DC and AC current gain $\beta_{DC}$ and $\beta_{ac}$ of the transistor. Remember, $\beta_{DC}$ and $\beta_{ac}$ are defined by (3) and (4) respectively.

**Lab Measurement:**

1. Measure the actual values of $R_c$ (1KΩ) and $R_b$ (1MΩ pot) resistors that will be used in the lab.
2. Connect the circuit in Fig. 2(a). The power supply is 10V.
3. Set $V_{in}$ to 2V and adjust the potentiometer so that the voltage across $R_c$ is 5V. Measure the voltage across $R_b$ (remember to measure any new values for $R_b$ if changed). Use Ohm’s Law and the actual values of $R_c$ and $R_b$ to compute $I_B$ and $I_C$.
4. Use the equation (3) of the current gain to compute $\beta$. 

---

**Fig. 4. BJT transistor circuit 2**

**Fig. 5. BJT transistor circuit 3**
5. The value of $\beta$ varies with temperature. Keep $V_{in}$ so that the voltage across $R_c$ is 5V, and warm the transistor by putting your thumb on the package while observing $V_C$.

6. Set the potentiometer to its maximum resistance and then by sweeping $V_{in}$ in the range of 0 to 10V, change $V_{BE}$ from 0.4V to 0.8V with linear increments of 0.25V (use finer increments if need be). Measure and record $V_{in}$, $V_{BE}$, $V_C$ and $R_b$. Hint, if $V_{in}$ reaches 10V before $V_{BE}$ reaches 0.8V, fix $V_{in}$ at 10V and start reducing the potentiometer resistance. **Explain why this works!**

**Lab Report:**

1. Use the data you got in step 1 and 3 of the experiment to compute $\beta$.
2. With the experimental observation in step 5, comment on how $\beta$ is related to the temperature of transistor.
3. Graph the data you collected in step 6 of the experiment. Place $V_{in}$ on the X-axis, and plot $V_{BE}$ and $V_C$ as function of $V_{in}$. If the collected data has enough points, the plot will show the transition between cutoff and active, and between active and saturation regions. Hint, you might want to use two different Y-axis scales, one for $V_{BE}$ and the other for $V_C$.
4. Use the voltage measurements from step 6 of the experiment to compute the base current $I_B$ and collector current $I_C$. Plot $I_C$ (Y axis) as a function of $I_B$ (X axis).
5. From the previous results, find the input impedance, output impedance, transconductance and $\beta$ as function of the collector current.
6. Compare your measured results with Spice simulations
7. Conclusion.
Lab 8: BJT Amplifiers: Basic configurations

Objectives:
The purpose of the lab is to examine the properties of the BJT amplifier configurations, and to investigate their small signal performance. This laboratory will emphasize the measurement of the operating point ($I_{BQ}$, $I_{CQ}$ and $V_{CEO}$); input and output impedances and voltage gain of common-emitter and common-collector topologies.

List of Equipment required:

- Dual Trace Oscilloscope
- Function Generator
- Digital Multimeter
- Dual Power Supply
- 2N2222 transistors
- 1 potentiometer of 1 MΩ
- Resistors
- Capacitors
- Protoboard

Introduction
The most commonly used small signal models of the BJT are shown in Fig. 1. It can be shown that both models are equivalent and lead to the same results. Once an operating point is fixed, the AC parameters can be found according to the following expressions:

\[
E_{r} = \frac{\partial v_{be}}{\partial i_{b}} \quad V_{th} \quad I_{BQ}
\]

\[
g_{m} = \frac{\partial i_{c}}{\partial v_{be}} \quad I_{CQ} \quad V_{th}
\]

\[
g_{ce} = \frac{1}{r_{ce}} = \frac{\partial i_{c}}{\partial v_{CE}} \quad \frac{I_{CQ}}{v_{early}}
\]

\[
g_{e} = \frac{1}{r_{e}} = \frac{\partial i_{e}}{\partial v_{BE}} \quad \frac{I_{EQ}}{V_{th}}
\]

In these expressions it is assumed that $n=1$. There are three basic BJT amplifier configurations: common-emitter, common-base and common-collector. Each configuration exhibits certain characteristics that make it desirable in certain circuit applications. Table 1 shows a qualitative comparison of the topologies:
Table 1. The comparison of basic BJT amplifier configurations

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Common-emitter</th>
<th>Common-base</th>
<th>Common-collector</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input/output phase difference</td>
<td>180°</td>
<td>0°</td>
<td>0°</td>
</tr>
<tr>
<td>Input impedance</td>
<td>Medium</td>
<td>Low</td>
<td>High</td>
</tr>
<tr>
<td>Output impedance</td>
<td>High</td>
<td>High</td>
<td>Low</td>
</tr>
<tr>
<td>Voltage gain</td>
<td>Medium</td>
<td>Medium</td>
<td>&lt; 1</td>
</tr>
<tr>
<td>Current gain</td>
<td>High</td>
<td>&lt; 1</td>
<td>High</td>
</tr>
</tbody>
</table>

Pre-laboratory exercise

1. Assume the transistor you will use has a β of 155 and \( V_{BE}(on) = 0.65 \) V. For the circuit in Fig. 2, calculate the overall resistance (\( R_b \) and pot) such that \( I_c = 1 \) mA.

![Fig. 2. BJT transistor circuit 1](image)

2. Compute the voltage \( V_C \).
3. Find the values for the input impedance \( R_i \), output impedance \( R_o \), and small signal transconductance \( g_m \).
4. Find the value of the small signal voltage gain.
5. Construct the circuit in Fig. 2 in Pspice and find the small signal parameters \( g_m \) and \( r_{ce} \). Compare SPICE results and hand calculations. Explain the differences, if any.
6. Find the value of the resistors for the circuit shown in Fig. 3 such that the magnitude of the small signal voltage gain is 40 dB, and the DC collector current is 1 mA. Select the resistors lumped to the base such that \( R_B || R_B > 100 \) kΩ. Check first the operating point of your design, and verify that the voltage gain is approximately given by \( -g_m R_C = -I_C R_C/V_{BE} \). Compute the values for the input impedance seen at the base and output impedance seen at the collector.
7. Note that the \( V_{CE} \) for the transistor needs to be \( \geq +1.3 \) V. Based on the swing considerations at the output of the amplifier (around the quiescent operating point) decide the value of the resistor \( R_e \). Based on this information and knowing \( V_{BE} \) we can derive the values of the base resistor \( R_{Bl} \) and \( R_{B2} \).
8. Construct the circuit in Fig. 3 in Pspice and compare the simulated results and hand calculations. Explain the differences if any. Also, plot the frequency response over the range and find the low frequency and high frequency poles (adjust the frequency range until you see a lower and upper –3dB frequencies).
9. Find the magnitude of the small signal voltage gain for the circuit shown in Fig. 4 for a DC collector current is 1 mA. Select the resistors lumped to the base such that the collector current is 1 mA and \( R_B || R_B > 50 \) kΩ. Check first the operating point of your design, and verify that the voltage gain is approximately given by \( g_m (R_c/R_c) / g_m \). Compute the values for the input impedance seen at the base and output impedance.
10. Construct the circuit in Fig. 4 in Pspice and compare the simulated results (input impedance, output impedance and voltage gain) with hand calculations. Explain the differences if any. Also, obtain the frequency response of Fig. 4, and find the low frequency and high frequency poles.

![Fig. 3. Common-emitter configuration](image)

![Fig. 4. Common-collector configuration](image)

**Lab Measurement:**

*Part A.*

1. Measure the actual values of Rc (10KΩ) and Rb (1MΩ) resistors that will be used in the first part of the lab.
2. Connect the circuit in Fig. 2. The power supply is 10V.
3. Adjust the potentiometer so that the voltage across Rc is 5V. Measure the voltage across Rb. Use Ohm’s Law and the actual values of Rc and Rb to compute I_b and I_c. Compute the value of β.
4. Adjust the potentiometer to change I_b from 0 to 50 μA with linear increments of 5 μA, measure and record I_b, and V_C. Plot these results and find the small signal parameters r_ne and g_m.
5. To characterize the amplifier shown in Figure 3 in the lab, you will be required to apply a sinusoidal signal of 10 KHz and amplitude of 10 mV at the input of the amplifier. You may have to use a resistive voltage divider to reduce the amplitude of the signal provided by the signal generator if that cannot be as small as 10 mV. This setup is shown in Fig. 5. Use R1=400 ohms and R2=50 ohms. For Rb1, Rb2, Rc and Re use the values computed in the pre-lab.
6. Sweep the frequency of the input signal and find the low and high -3dB frequencies (if possible). Compare these values with the ones obtained from Spice and comment on the differences if any.

7. **Distortion Analysis of the common emitter amplifier** can be performed using the NI Elvis Dynamic signal analyzer. Specific steps to perform distortion measurements are outlined in Part B (below). It is advisable to complete the Part B before you disconnect the circuit and proceed to steps 9, 10 and 11.

8. Construct the circuit shown in Fig. 4; use the resistor values computed in the prelab and be sure you verify these values using Spice simulations.

9. Apply a sinusoidal signal of 1 KHz and amplitude of 100 mV at the input of the amplifier. Measure the input impedance, output impedance and small signal gain. Question: how can you experimentally measure the output impedance? Hint: disconnect the signal generator and ground the input capacitor. Apply the signal generator at the output through a blocking capacitor and measure the applied AC voltage and the AC current.

10. Sweep the frequency of the input signal and find the low and high -3dB frequencies (if possible). Compare these values with the ones obtained from Spice and comment on the differences if any.

**Part B. Distortion Analysis of the BJT Common Emitter amplifier**

In this section we set up the BJT CE amplifier (shown in figure 5) to perform distortion measurements. The common emitter amplifier has been designed with a small signal voltage gain of 40 dB, which is 100 V/V. The amplifier is connected to supply rails between +10V and Ground (0V). Also the voltage swing at the collector terminal is limited within a certain range (based Quiescent Voltage at the Collector in your design). It can be very easily seen that with a gain of 100 V/V, a small input amplitude levels at the base of the transistor can easily saturate the output of the amplifier and considerably distort the output. Hence we attenuate the signal from the function generator using a resistor divider before connecting it to the base terminal of the transistor. Following steps outline how to measure the distortion performance of such a configuration.

1. We will use the circuit configuration shown in figure 5. **The 50 ohms shown in Figure 5 is internal to the function generator. DO NOT place an external 50 ohm resistor.** We will use R1=400 ohms and R2=50 ohms to give us a division ratio of 0.1 from $v_x$ to $v_i$.

2. Output Vo should be connected to one of the analog channels on the NI Elvis proto board. We use Analog channel 0 (between ACH0+/ACH0-) for this purpose. Hence Vo is connected to ACH0+ while GROUND is connected to ACH0-.

3. Turn the proto board supply to the ON position.
4. Set the function generator to the minimum possible amplitude output (50m V pp). Set the input frequency at 10 KHz. At this setting the voltage level at $V_1$ should be around 5 mV peak. If this is not the case, then adjust the values of R1 and R2 such that for the minimum input amplitude output from the function generator, voltage level at $V_1$ is at 5 mV peak.

*Please note:* Be careful while calculating the output peak voltage obtained using the function generator and the resistor divider circuit indicated in Figure 5. When the function generator is set to have an output impedance of 50 ohms, the voltage produced inside the function generator (node $V_X$ or voltage $V_{IN}$ Figure 5) is twice the value indicated on the display. You need to calculate the voltage produced at $V_1$ accordingly. So when the function generator displays the output to be 50 mV pp, the voltage at the $V_1$ can be calculated as: 100mV*(1/10) = 10 mV pp or 5 mV peak.

5. The distortion components produced by a BJT CE amplifier depends on the ratio of peak voltage level at the base of the transistor ($V_{BE\,PEAK}$) to thermal voltage ($V_{th}$ which is around 26 mV). With $V_1$ set to 5mV, this ratio is set to around 0.2.

6. Launch NI Elvis and Dynamic Signal Analyzer (DSA) SFP and select ACH0 as the input source.

7. Select appropriate range for the output amplitude. For more details on settings and understanding output amplitude levels (dBVRms) in the DSA SFP, refer to Part D section of Lab 3.

8. Once proper settings are selected in the DSA SFP, output should appear as shown in figure 6. The output shown in figure 6 is for input amplitude level ($V_1$) of 10 mV peak.

9. Obtain distortion performance results for input $V_1$ increasing up to $V_{th}$ (26 mV) in small increments.

Fig. 6. Output signal distortion measurement of CE Amplifier using NI Elvis DSA
(Input signal level at $V_1$ is 10mV peak, Amplifier gain is around 40 dB, output level expected is 1 V peak.)
Lab Report:

1. Use the data you got in step 3 of the experiment to compute $\beta$.
2. Graph the data you collected in step 4 of the experiment. Plot the small signal parameters $r_{bc}$ and $g_m$ as function of the collector current. Compare the value of these parameters for $I_c=1mA$ with Spice simulations.
3. Use the voltage measurements from steps 5 and 6 of the experiment to compute the input impedance and small signal voltage gain. Report the -3 dB frequencies. Compare your experimental results with spice results.
4. Use the voltage measurements from steps 9 and 10 of the experiment to compute the input impedance, output impedance and small signal voltage gain. Report the -3 dB frequencies. Compare your measurements with Spice results.
5. Comment on the distortion analysis of the Common Emitter configurations. How does the output distortion level vary as the input base emitter voltage is increased in comparison to the thermal voltage $V_{th}$? Include screen shots from your measurements.
6. Conclusion.
Lab 9: BJT amplifiers: Design project

Objectives:
The purpose of this experiment is to design a two-stage BJT amplifier, and to use in a unified manner the most relevant design concepts such as small voltage gain, input and output impedance. Alternatively, your instructor or TA may provide different specifications.

- $V_{cc} = 10$ V
- Input impedance (AC) > 10kΩ
- Small signal voltage gain $A_v = -10$ V/V, when loaded
- Load resistance of 100 Ω
- AC coupled input and output
- Circuit performance insensitive to changes in $\beta$
- Output voltage swing > 2Vpp.
- Discrete components (i.e. transistors, resistors) only; no integrated circuits allowed.

Elvis Bode Analyzer should be used to plot the AC magnitude and phase response of the Amplifier. Please check the upper frequency limit & the bandwidth limitations of the Elvis Bode Analyzer installed on your system before using Elvis for this purpose. **Instructors or TAs may adjust the frequency response specifications of the amplifier to meet the bandwidth limitations of the Bode Analyzer SFP.**

Procedure:

To meet the specifications, most probably you have to use a two-stage solution: the first one is an amplifier that is able to achieve input impedance and amplification gain specifications. The last stage could be a buffer to couple the amplifier’s output to the load impedance. The solution may not be trivial, **start the circuit design well in advance!**

Design your circuit prior to the laboratory period, and simulate it using Spice. Double check the operating point before you simulate your circuit; frequency response (AC simulations), transient simulations and fast Fourier analysis for checking amplifier’s linear range have to be carried out. Once your design has been approved by the instructor, construct the circuit and perform the following tests:

- Check the DC bias of ‘Q’ point: $I_{BQ}$, $I_{CQ}$, $V_{CEQ}$ and voltage in other nodes.
- Measure the AC voltage gain, and determine the low and high -3 dB frequencies.
- Measure the input and output impedances (*Hint: see previous experiment*).
- Determine how sensitive the above parameters are to changes in $\beta$. **You must use different transistors to do this.**
- Increase the input signal up to 200mVpp, and measure the harmonic distortion components at the output using the FFT option available in the oscilloscope’s math option.
- Use Elvis to obtain the AC response of the amplifier. Magnitude and phase response plots can be easily obtained using the Elvis Bode Analyzer SFP as indicated in the previous labs.
- **Also use the Dynamic signal analyzer from NI Elvis to obtain the distortion performance of the amplifier. Select the input amplitude and amplitude settings on the NI Elvis SFP accordingly. The procedure for making these settings can be found in the previous labs.**
- Compare the experimental results with Spice simulations.

If any of the measurements do not meet the given specifications, you must modify your design until they do.

Suggestions:
For help with your design refer to previous experiments, course material, and your textbook. You are also strongly encouraged to simulate your design in SPICE to verify the performance of your design in advance. Discuss your Spice results with the Teaching assistant or the instructor.

Questions

1. State the objective of this experiment.
2. Discuss your design procedure in detail. State any and all assumptions, and give the relevant design equations.
3. Give the AC voltage gain of your circuit. Did you have to modify your circuit to meet this specification? Find the low and high frequency corners, and justify these values.
4. Give the AC input and output resistances of your circuit. Did you have to modify your circuit to meet this specification? Explain how you measured it.
   • Does the input resistance depend on the amplitude of the AC signal?
   • How does the calculated theoretical input impedance compare with your measured impedance?
5. Discuss in detail how and why your circuit is insensitive to changes in $\beta$.
6. If any part of your design was unable to meet the specifications, explain why.
7. Is the small signal model used for your design equations valid for all input amplitudes? Why or why not?
Lab 10: Characterization of the MOS transistor

Objectives:
The purpose of the lab is to characterize the MOS transistor, and to extract experimentally the most important parameters such as I-V characteristics, threshold voltage, small signal transconductance and output impedance.

List of Components and Equipment
- Dual Trace Oscilloscope
- Function Generator
- Digital Multimeter
- Dual Power Supply
- CD4007 MOS transistors
- 2N7000 n-channel Power MOS transistors
- 1 potentiometer of 10 kΩ
- Miscellaneous resistors
- Capacitors
- Protoboard

Procedure:

The objective of this laboratory is to characterize and bias the MOSFET. A MOSFET can be characterized by two parameters; $\beta$ and $V_T$. Fig. 1(a) shows the output and transconductance characteristics of an n-channel MOSFET and illustrates how $\beta$ and $V_T$ characterize the MOSFET. The large signal model for the MOSFET is given as follows:

Saturation region:

$$i_D = \frac{\beta}{2}(v_{GS} - V_T)^2(1 + A_v), \quad 0 < (v_{GS} - V_T) < v_{DS}$$

Triode region:

$$i_D = \beta \left( v_{GS} - V_T \right) v_{DS} - \left( \frac{v_{DS}^2}{2} \right) (1 + A_v), \quad v_{DS} < (v_{GS} - V_T)$$

where $\beta (= \mu n C_{ox} W/L)$ is the transconductance gain factor; $\mu n$ is the mobility of the carriers in the channel, $C_{ox}$ is the capacitance per square micrometer and $W$ and $L$ are the width and length of the transistor’s gate. To a first approximation, $\lambda$ the channel modulation parameter can be considered as zero.

Similar to the BJT, when a gate-source voltage $V_{GSQ}$ is selected, the drain current is also selected; the operating point $Q$ is therefore determined by $V_{GSQ}$ and $I_{DQ}$. The derivative of the drain current evaluated at the operation point $Q$ is defined as the small signal transconductance, computed as:
\[ g_m = \frac{\Delta i_D}{\Delta v_{gs}} \bigg|_{I_Q} = \beta (v_{GSQ} - V_T) \]

For a given \( V_{GSQ} \), the drain-source voltage can also be swept leading to the transistor’s output characteristics shown in Fig. 1(b). The slope of the curve determines the transistor’s output conductance, obtained as

\[ g_{ds} = \frac{\Delta i_D}{\Delta v_{DS}} \bigg|_{I_Q} \approx \lambda I_{DQ} \]

where the channel length modulation \( \lambda \) is a fitting parameter highly dependent on the technology used.

**Pre-laboratory exercise**

A simple biasing scheme for the n-channel MOSFET is shown in Fig. 2; use \( V_{DD} = 10V \). Find the important parameters for this transistor; e.g. \( \beta, \lambda \) and \( V_T \). A simple characterization gives you this information. For Spice simulations, your TA or instructor will provide you with the necessary model files and a guide on adding them to PSpice.

1. Set up your circuit in PSpice as shown in Fig. 2(a) using first the CD4007 MOS transistor.
2. To find \( V_T \) and \( \beta \), sweep \( V_{GS} \) from 0 to 5V using small increments (1mV or so) with a nested sweep of \( V_{DS} \) from 3 to 5V using moderate increments (0.5V). This will generate a series of \( I_D - V_{GS} \) characteristic plots similar to the one in Fig. 1(a). Use these plots to find the approximate value for the threshold voltage \( V_T \) and \( \beta \).
3. From the plots you generated in step 2, find the transistor’s small signal transconductance \( g_m \) around \( V_{GS} = 3V \). Does the transconductance change for different values of \( V_{DS} \)? Explain.
4. Using the same setup as in step 2, sweep \( V_{DS} \) from 0 to 5V using small increments (1mV or so) with a nested sweep of \( V_{GS} \) from 1 to 5V using moderate increments (0.5V). This will generate a series of \( I_D - V_{DS} \) characteristic plots similar to the one in Fig. 1(b). Use these plots to find an approximate value for the channel length modulation parameter \( \lambda \).
5. Repeat steps 1-4 for the 2N7000 MOS transistor.

![Fig. 2. (a) PSpice simulations setup (b) Schematic used for measuring the n-channel MOS transistor characteristics and small signal parameters.](image)
increase in the drain current causes an increase in the source voltage. If the gate voltage is constant, then the value of $V_{GS}$ decreases opposing the original increase in drain current causing the bias point to be stabilized. There is an inherent feedback mechanism behind the source resistance $R_s$.

![MOSFET schematic](image)

Fig. 3. MOSFET based amplifier: circuit 2

6. Construct the circuit shown in Fig. 3 in Pspice using the CD4007 MOSFET. Using the parameters found in the previous steps, find the resistors such that the transistor is biased at $I_D=1$ mA and $V_{DS}=2$ V, and $R_D/R_s=10$. The parallel combination of $R_{G1}$ and $R_{G2}$ should be greater than 100 kΩ. For your calculations you can ignore the $\lambda$ effect. Simulate your results. Repeat for the 2N7000 MOSFET with $I_D=20$ mA, while keeping all other requirements the same.

**CAUTION: MOSFETs have extremely high input impedances and can be damaged by the accumulation of excess static charge. To avoid possible damage, the following procedures are suggested:**

- Wrap the device in aluminum foil when not being used or stick the leads of the MOSFET in conducting foam.
- Handle the MOSFET by the case and avoid touching the leads.
- Do not insert or remove MOSFETs from a circuit with the power on (this suggestion is good practice for all types of electronic devices).

**Lab Measurement:**

**NOTE:** Whenever you use the CD4007, make sure you short the S (source) and B (bulk) terminals of the transistor you use.

**WARNING:** Handle the 2N7000 power transistor with care; it is very sensitive and is capable of delivering LARGE currents

**Part A**

1. Using the CD4007, connect the circuit of Fig. 2(b); the 1kΩ resistor will limit $I_D$ to 10mA and keep the $V_{DS}$ voltage greater than or equal $V_{GS}$ for a wide range. Sweep $V_{GS}$ from zero up to a voltage such that $I_D=5$mA. Record the results for at least 20 different values with emphasis around the expected $V_T$. Plot the results in the $I_D$-$V_{GS}$ plane.

2. Select the $V_{GS}$ that gives you $I_D=1$mA, and sweep $V_{DD}$ from 0 up to 10 Volts, and measure $V_{DS}$. Compute the current $I_D$ and the voltage $V_{DS}$ for at least 20 different values of $V_{DD}$ with emphasis in the lower range (0-1V) and plot the results in the $I_D$-$V_{DS}$ plane.

3. From step 1, find approximate values for $V_T$, $\beta$ and $g_m$. From step 2, find approximate values for $V_T$, $\beta$ and $\lambda$.

4. Repeat steps 1-3 using 2N7000 changing the resistor to a tenth of its original value and aiming for currents ten times larger than those used for the CD4007N. Compare the results and comment on the differences.

**Part B**
1. Using the CD4007, connect the circuit of Fig. 3, use the values obtained in the pre-lab. Measure the operating point (I_D, V_S and V_D), and compare these values with Spice results. Comment on any differences; how do you explain them? Try using a pot (10~25 KΩ) between R_{G1} and R_{G2} with the middle terminal connected to the MOS gate. Explain why this works better than using two fixed values for R_{G1} and R_{G2}.

2. Repeat 1 using the 2N7000. Compare and comment on the results.

3. Again, compare them using the topology shown in Fig. 2(b).

Lab Report:

1. Compare the values of β and V_T as measured from the output and transconductance characteristics in part A. Which are more accurate?
2. Compare your measured values of I_{DQ}, V_{DSQ}, and V_{GSQ} for each of the biasing circuits in Part A and B.
3. Compare the change in I_{DQ} between the two different MOSFETs.
4. From your measurements, estimate a value for the channel modulation parameter, \( \lambda \).
5. What happens if the parallel combination of the gate biasing resistors in Fig. 3 was smaller than 100 KΩ?
6. Conclusion
Lab 11: CMOS Amplifier configurations

Objective:
The purpose of the lab is to examine the properties of the MOS amplifier configurations, and to investigate their small signal performance. This laboratory will emphasize the measurement of the operating point ($I_{DQ}$, $V_{GSQ}$ and $V_{DSQ}$), input and output impedances and voltage gain of common-emitter and common-collector topologies.

List of Equipment required:

- Dual Trace Oscilloscope
- Function Generator
- Digital Multimeter
- Dual Power Supply
- CD4007 MOS transistors
- 2N7000 n-channel MOS transistors
- 1 potentiometer of 1 MΩ
- Resistors
- Capacitors
- Protoboard
- Relevant NI Elvis SFPs.

Introduction
The most commonly used small signal models of the MOSFET are shown in Fig. 1. It can be shown that both models are equivalent and lead to the same results. Once an operating point is fixed, the AC parameters can be found according to the following expressions:

\[ r_{ds} = \frac{\partial v_{ds}}{\partial i_d} \bigg|_Q \approx \frac{1}{\lambda I_D} \]

\[ g_m = \frac{\partial i_d}{\partial v_{gs}} \bigg|_Q = \frac{2I_{DQ}}{V_{GSQ} - V_T} = \frac{\sqrt{1 + \beta DQ}}{\sqrt{1 + \beta DQ}} = \beta (V_{GSQ} - V_T) \]

Note that the small signal transconductance can be expressed in three different, but equivalent expressions.

Similar to its BJT counterpart, there are three basic MOS amplifier configurations: common-source, common-gate and common-drain. Each configuration exhibits certain characteristics that make it desirable in certain circuit applications. Table 1 shows a qualitative comparison of the topologies:
Table 1. The comparison of basic MOS amplifier configurations

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Common-source</th>
<th>Common-gate</th>
<th>Common-drain</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input/output phase difference</td>
<td>180°</td>
<td>0°</td>
<td>0°</td>
</tr>
<tr>
<td>Input impedance</td>
<td>High</td>
<td>Low</td>
<td>High</td>
</tr>
<tr>
<td>Output impedance</td>
<td>High</td>
<td>High</td>
<td>Low</td>
</tr>
<tr>
<td>Voltage gain</td>
<td>Medium</td>
<td>Medium</td>
<td>&lt; 1</td>
</tr>
<tr>
<td>Current gain</td>
<td>High</td>
<td>&lt; 1</td>
<td>High</td>
</tr>
</tbody>
</table>

**Pre-laboratory exercise**

1. For the circuit in Fig. 2, using the parameters you extracted from the previous lab for the CD4007, calculate all resistor values and unknown voltages such that $I_D = 1$ mA and $V_D = 5$ V.

![Fig. 2. MOS transistor circuit](image)

2. Find the values for the input impedance, output impedance and small signal transconductance.
3. Find the value of the small signal voltage gain.
4. Construct the circuit in Fig. 2 in Pspice and find the small signal parameters $r_{ds}$ and $g_m$. Compare SPICE results and hand calculations. Explain any differences.
5. Find the value of the(243,453),(756,755) resistors for the circuit shown in Fig. 3 (use the CD4007) such that the magnitude of the small signal voltage gain is 20 dB, and the DC drain current is 1 mA. Make sure the transistor operates in the saturation region. Select the resistors lumped to the gate such that $RB1 || RB2 > 100$ kΩ. Check first the operating point of your design, and verify that the voltage gain is approximately given by $-g_mR_D$. Compute the values for the input impedance, and output impedance.
6. Construct the circuit in Fig. 3 in Pspice and compare the simulated results and hand calculations. Explain any differences.
7. Plot the frequency response of the circuit shown in Fig. 3, and find the low frequency and high frequency poles.
8. For the circuit in Fig. 4, and using the parameters you extracted in the previous lab for the 2N7000, find the values of drain current and biasing points such that the magnitude of the small signal voltage gain is greater than -2 dB. Select the resistors lumped to the gate such that $RB1 || RB2 > 100$ kΩ. Check first the operating point of your design, and verify that the voltage gain is approximately given by $g_m R_s |1/g_m|$. Compute the values for the input impedance, and output impedance.
9. Construct the circuit in Fig. 4 in Pspice and compare the simulated results (input impedance, output impedance and voltage gain) and hand calculations. Explain the differences if any.
10. Obtain the frequency response of Fig. 4, and find the low frequency and high frequency poles.
**Lab Measurement:**

1. Connect the circuit in Fig. 2 using the resistor values you calculated in the prelab.
2. Using a potentiometer as in the previous lab in conjunction with the gate resistors, adjust the voltage across $R_D$ to 5V; $I_D=1$mA.
3. The value of $V_T$ varies with temperature. Keep the potentiometer setting so that the voltage across $R_D$ is 5V, and warm the transistor by putting your thumb on the package while observing $V_D$.
4. Adjust the potentiometer to change $V_{GS}$ from 1 to 3V and measure $I_D$. Take at least 20 measurements with emphasis around and beyond the expected $V_T$. Plot these results and the small signal parameter $g_m$.
5. Construct the circuit shown in Fig. 3; use the resistor values computed in the pre-lab and be sure you verify the component values needed using Spice simulations.
6. Apply a sinusoidal signal of 10 KHz and amplitude of 10mV at the input of the amplifier; you may need to refer to previous labs on how you can apply such a small input signal. Measure the input impedance and small signal gain.
7. Remove the capacitor connected to the source of the MOSFET and measure the voltage gain. Explain any differences.
8. Reconnect the capacitor to the source of the MOSFET. Sweep the frequency of the input signal and find the low and high -3dB frequencies. Compare these values with the ones obtained from Spice and comment on any differences.
9. Use the NI Elvis distortion analyzer (DSA) SFP to obtain the distortion performance of the Common Source configuration. Details regarding how to set up the experiment to obtain these measurements are elaborated in Part B of Lab 8 (for the Common Emitter configuration).

10. Construct the circuit shown in Fig. 4; use the resistor values computed in the pre-lab and be sure you verify these values using Spice simulations. You will probably need to use a potentiometer in conjunction with gate resistors as described earlier to achieve the required bias.

11. Apply a sinusoidal signal of 1 KHz and amplitude of 100 mV at the input of the amplifier. Measure the input impedance, output impedance and small signal voltage gain.

12. Sweep the frequency of the input signal and find the low and high -3dB frequencies. Compare these values with the ones obtained from Spice and comment on any differences.

13. Use the NI Elvis distortion analyzer (DSA) SFP to obtain the distortion performance of the common drain configuration.

Lab Report:

1. Using the results from steps 1, 2 and 4, comment on the Spice and experimental approximation for the small signal transconductance $g_m$.

2. With the experimental observation in step 3, comment on how $V_T$ is related to the temperature of transistor.

3. Use the voltage measurements from steps 6, 7 and 8 of the experiment to compute the input impedance and small signal voltage gain. Report the -3 dB frequencies. Compare your experimental results with spice results.

4. Use the voltage measurements from steps 10 and 11 of the experiment to compute the input impedance, output impedance and small signal voltage gain. Report the -3 dB frequencies. Compare your measurements with Spice results.

5. Conclusion.
Lab 12: CMOS amplifiers: Design project

Objectives:
The purpose of this experiment is to design a multi-stage CMOS amplifier, and to use in a unified manner relevant design concepts such as small voltage gain, input and output impedance. Your instructor may provide different specifications.

Design a multi-stage amplifier for the application shown below. In this assignment you have to drive a load of 100Ω only, hence a low impedance output stage is needed (less than 100Ω). The maximum input signal is 100mVpp, and the peak voltage at the output is 2V. The amplifier’s low frequency -3dB corner must be below 50 Hz (audio applications); high frequency -3 dB corner frequency must be beyond 20 kHz. Most probably you have to use at least 3 stages. Combine different amplifier topologies as you see fitting. Avoid large attenuation factors at the input interface; in practical applications this is always avoided since your circuit becomes more sensitive to noise otherwise. The 100 KΩ resistor represents the sensor’s (microphone) impedance.

![Amplifier Circuit](image)

Use the following specifications:
- \( V_{DD} = 10 \) V
- Amplifier’s input impedance (AC) > 1MΩ
- Small signal voltage gain \( |A_v| = 40 \) V/V
- Load resistance of 100 Ω;
- AC coupled input and output
- Circuit performance insensitive to temperature and \( V_T \) variations
- Output voltage swing = 4Vpp.
- Discrete components (i.e. transistors, resistors, capacitors) only; no integrated circuits allowed
- **You may use any combination of CD4007 and 2N7000 MOS transistors in your design**

Pre laboratory Exercise:

Similar to the bipolar design lab, the solution to this design problem is certainly not trivial; **start the circuit design well in advance.** Design your circuit prior to the laboratory period and simulate it using PSpice. Check the operating point before you simulate your circuit; frequency response (AC simulations) and transient simulations (fast Fourier analysis for checking amplifier’s linear range) must be carried out.

- Check the DC bias of ‘Q’ point: currents and voltages in relevant branches and nodes. Use PSpice as a checking tool for your hand calculations; take advantage of the information provided in the output file: impedances and transconductances, currents and voltages and more information is available.
- Check your hand calculations and gain factors by using AC analysis. Construct your circuit stage by stage, and test the gain of each one individually.
- Measure the input impedance of the different stages; take into account the effects of input impedance of the next stage on the gain of the actual stage.
- Once you are satisfied with the results, connect the next stage and proceed accordingly. Determine the DC gain and the low and high -3dB frequencies.
- Measure the distortion of the circuit by setting the amplitude of the input signal at 100mVpp and 1kHz. Increases the input signal up to 200mVpp, and measure the harmonic distortion components at the output using the FFT option available in Spice.
- Compare your hand calculations with Spice simulations.
- Discuss in advance your design progress with the laboratory instructor or course instructor.

Suggestions:
For help with your design refer to previous experiments and course material. You are also strongly encouraged to simulate your design in SPICE to verify the performance of your design in advance before coming to the lab. Discuss your Spice results with the Teaching assistant or the instructor.

Laboratory exercise

Build in the lab the circuit designed in the pre lab. Use a single 100 Ohms resistor as a load, and the signal generator at the input; you must include the 100K resistor in your experiment. Do not complicate your setup unless you are absolutely sure that everything is properly connected and the operating points are correct.

Follow these guidelines.
- Use blocking capacitors at the input and output of your amplifier; the operating points will not be affected by input source and load impedance. You may also use blocking capacitors between the stages to isolate the operating point of each stage.
- Build your circuit and before you connect the input signal, check the operating point of the active devices: currents and voltages. Compare these values with the simulated ones; discuss with your TA if these values are different by more than 20%.
- Once the operating points are adjusted, inject a 100mVpp 1 KHz input signal, and analyze the signal in relevant nodes. Record your results, and compare them with the simulated ones.
- Sweep the frequency of the input signal from 20Hz up to 50 KHz, and find the passband gain, low frequency and high frequency –3dB frequencies. Compare these results with the ones you got from Spice simulations; justify your results.
- Use Elvis to obtain the AC response of the amplifier. Magnitude and phase response plots can be easily obtained using the Elvis Bode Analyzer SFP as indicated in the previous labs.
- Determine how sensitive the amplifier is by changing the transistors, and monitoring circuit’s behavior. You must use different transistors (as in previous experiments) to do this.
- Set the frequency at 1 KHz, and perform FFT analysis using the math options available in the oscilloscope. Measure the second and third harmonic distortion components, and compare them with Spice results.
- Increase the amplitude of the input signal and measure again the harmonic distortion components of the signals at relevant nodes. Repeat this procedure for 100mVpp, 150mVpp, 200mVpp and 300mVpp, and plot the results.
- Also use the Dynamic Signal Analyzer SFP from NI Elvis to obtain the distortion and THD performance of the amplifier. Please refer to previous labs on how to use the DSA SFP in NI Elvis.

If any of the measurements do not meet the given specifications, you must modify your design until they do.
The final report MUST INCLUDE

- Your design considerations and design procedure.
- Hand calculations and final values used. Justify your approximations if any.
- Simulated results I. Operating point for all stages; and justification of the gain associated to each stage. DC analysis is needed; show the values for transconductances and resistors.
- Simulated results II. Frequency response for all stages. Apply an AC signal and show the signal gain at relevant nodes of the amplifier. Show the passband gain, low frequency and high frequency –3dB frequencies, and justify your results
- Simulated results III. Transient simulation. Apply a 100mVpp sine wave signal and analyze the waveforms in relevant nodes. Compare the gain measured in this simulation with the ones obtained in the AC analysis and explain the differences if any. Use the FFT option for measuring the harmonic distortion components of the signals at relevant nodes. Report the harmonic distortion plots. Justify your results.
- Include Fourier analysis of the output waveform; harmonic distortion components must be less than -30 dB for a 100mVpp input.
- Add conclusions to your report. **Include screen shots from NI Elvis measurements in your report.**

Add comments on how to improve the lab manual. **All suggestions and comments are welcome:** give them to your TA or send them by email to jsilva@ece.tamu.edu.

We hope you found this material useful and enjoyed the labs.